## **RT3674AE**

#### Triple Channel PWM Controller for AMD SVI3 CPU/GPU Core Power Supply

#### **General Description**

The RT3674AE is a synchronous buck controller which supports triple output rails and can fully meet AMD SVI3 requirements. The RT3674AE adopts G-NAVP<sup>TM</sup> (Green Native AVP), which is Richtek's proprietary topology derived from finite DC gain of EA amplifier with current mode control, making it easy to set the droop to meet all AMD CPU/GPU requirements of AVP (Adaptive Voltage Positioning). Based on the G-NAVP<sup>TM</sup> topology, the RT3674AE features a new generation of guick response mechanism (Adaptive Quick Response, AQR) to optimize AVP performance during load transient and reduce output capacitors. The RT3674AE integrates a high accuracy ADC for reporting and a non-volatile memory (NVM) to store custom configurations, such as output current scale, auto phase add/drop threshold, switching frequency, overcurrent threshold or AQR trigger level. It also features complete fault protection functions including overvoltage (OV), undervoltage (UV), overcurrent (OC) and undervoltage lockout (UVLO). The RT3674AE provides independent enable, power good and temperature sense for each output rail. It also supports several functions which can be set by I<sup>2</sup>C interface.

#### **Applications**

- SVI3 AMD Core Supply
- Desktop and Notebook Computer
- AVP Step-Down Converter

#### Features

- AMD SVI3 Rev 1.01 Compatible
- 4/3/2/1 Phase (Rail A) +1 Phase (Rail B) +1 Phase (Rail C) PWM Controller
- G-NAVP<sup>™</sup> (Green Native Adaptive Voltage Positioning) Topology
- 0.5% DAC Accuracy
- Differential Remote Voltage Sensing
- Built-in ADC for Reporting
- Accurate Current Balance
- Diode Emulation Mode (DEM) at Light Load
- Fast Transient Response: Adaptive Quick Response (AQR)
- OVP, OCP and UVP with Flag
- Switching Frequency Setting
- Auto Phase Add/Drop with DEM for Excellent Efficiency
- Voltage on the Fly (VOTF) Enhancement
- Acoustic Noise Suppression
- Zero Load-line
- Standard I<sup>2</sup>C Protocol Interface
  - Internal Non-Volatile Memory (NVM) to Store Custom Configurations
  - Current Balance Gain Adjustment for Thermal Balance
  - Dynamic Load-line Setting
  - Voltage Offset Setting
  - ► Fixed VID Setting
  - ► Protection Report and Protection Disable
  - Output Voltage/Output Current/Temperature/ Input Power Monitoring
- Soldering Good Detection
- Small 60-Lead WQFN Package

#### **Simplified Application Circuit**







#### **Ordering Information**

#### RT3674AE

The configuration code identifier for the register setting stored in the internal NVM Package Type QW: WQFN-60L 7x7 (W-Type) Lead Plating System G: Richtek Green Policy Compliant

Note:

Richtek products are Richtek Green Policy compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

#### **Marking Information**

**RT3674AE** GQW YMDNN

RT3674AEGQW: Product Code YMDNN: Date Code



**Pin Configuration** 

WQFN-60L7x7

| Pin No. | Pin Name | Pin Function                                                                                                                                            |  |  |  |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | VSEN_A   | Positive differential voltage sense input for rail A. Connect to positive remote sensing point and should be routed with RGND_A as a differential pair. |  |  |  |
| 2       | RGND_A   | Negative differential voltage sense input for rail A. Connect to negative remote sensing point.                                                         |  |  |  |
| 3       | COMP_A   | Error amplifier output of rail A.                                                                                                                       |  |  |  |
| 4       | FB_A     | Error amplifier voltage feedback of rail A.                                                                                                             |  |  |  |
| 5       | ISEN4N_A | Phase #4 current sense inputs of rail A. The ISEN4N_A and ISEN4P_A pins are used to differentially sense the corresponding channel current. Connecting  |  |  |  |
| 6       | ISEN4P_A | ISEN4P_A to VCC programs 3-phase operation.                                                                                                             |  |  |  |
| 7       | ISEN2N_A | Phase #2 current sense inputs of rail A. The ISEN2N_A and ISEN2P_A pins are                                                                             |  |  |  |
| 8       | ISEN2P_A | used to differentially sense the corresponding channel current. Connection ISEN2P_A to VCC programs 1-phase operation.                                  |  |  |  |
| 9       | ISEN1N_A | Phase #1 current sense inputs of rail A. The ISEN1N_A and ISEN1P_A pins are                                                                             |  |  |  |
| 10      | ISNE1P_A | ISEN1P_A to VCC if rail A is not used.                                                                                                                  |  |  |  |
| 11      | ISNE3N_A | Phase #3 current sense inputs of rail A. The ISEN3N_A and ISEN3P_A pins are                                                                             |  |  |  |
| 12      | ISEN3P_A | ISEN3P_A to VCC programs 2-phase operation.                                                                                                             |  |  |  |
| 13      | ANS_EN   | Acoustic Noise Suppression function setting. When the pin is pulled to VCC, this function can be enabled. This pin is not allowed to be floating.       |  |  |  |
| 14      | VIN      | VIN input pin. Connect a low-pass filter to this pin to set on-time.                                                                                    |  |  |  |
| 15      | PSYS     | System input power monitor. Place the PSYS resistor as close to the IC as possible. Pulling this pin to VCC can disable PSYS function.                  |  |  |  |

#### **Functional Pin Description**

| Pin No. | Pin Name  | Pin Function                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 16      | PWM4_A    | Phase #4 rail A PWM output. This signal is used to drive the PWM input of the FET diver IC. Unused PWM pins should be left unconnected. The PWM tri-state windows can be selected by NVM. One is 1.6V to 2.2V and the other is 1.4V to 2.1V. The PWM output high level is pulled up to VCC (5V) and low level is pulled down to GND.                                                              |  |  |
| 17      | PWM2_A    | Phase #2 rail A PWM output. Refer to PWM4_A description.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 18      | PWM1_A    | Phase #1 rail A PWM output. Refer to PWM4_A description.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 19      | PWM3_A    | Phase #3 rail A PWM output. Refer to PWM4_A description.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 20      | RESET_L   | Input pin of SVI3 interface. Active low signal causes all SVI3 state machines and SVI3 define registers to reset to default states.                                                                                                                                                                                                                                                               |  |  |
| 21      | PS_A/PS_B | External driver mode control. The PS_A/PS_B pin can be configured as rail A or rail B by NVM. This pin can work with RT9637 to drive two power stages with single PWM signal. As PSI0 command is received, this pin is in low state. As PSI1 and PSI2 command are received and phase count is 1, this pin is in floating state. As PSI3 and PSI6 command are received, this pin is in high state. |  |  |
| 22      | PWREN_A   | Active high output enable input pin for rail A. Faults are cleared when PWREN_A is toggled but no effect on the sticky FAULT_STATUS bits.                                                                                                                                                                                                                                                         |  |  |
| 23      | PWREN_C   | Active high output enable input pin for rail C. Faults are cleared when PWREN_C is toggled but no effect on the sticky FAULT_STATUS bits.                                                                                                                                                                                                                                                         |  |  |
| 24      | PWREN_B   | Active high output enable input pin for rail B. Faults are cleared when PWREN_B is toggled but no effect on the sticky FAULT_STATUS bits.                                                                                                                                                                                                                                                         |  |  |
| 25      | SDA       | I <sup>2</sup> C data signal.                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 26      | SCL       | I <sup>2</sup> C clock signal.                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 27      | DRVEN     | External driver mode control. As PSI6 command is received, this pin is in low state. The output high level is VCC.                                                                                                                                                                                                                                                                                |  |  |
| 28      | DRVEN_F   | External driver mode control. As PSI6 command is received, this pin is in floating state. The output high level is VCC.                                                                                                                                                                                                                                                                           |  |  |
| 29      | PWM1_B    | Phase #1 Rail B PWM output. Refer to PWM4_A description.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 30      | PWRGD_B   | Power Good indicator for rail B. This open-drain output requires an external pull-<br>up resistor. PWRGD_B is pulled low when a shutdown fault occurs.                                                                                                                                                                                                                                            |  |  |
| 31      | ISEN1P_B  | Phase #1 current sense inputs of rail B. The ISEN1N_B and ISEN1P_B pins are                                                                                                                                                                                                                                                                                                                       |  |  |
| 32      | ISEN1N_B  | ISEN1P_B to VCC if rail B is not used.                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 33      | VSEN_B    | Positive differential voltage sense input for rail B. Connect to positive remote sensing point and should be routed with RGND_B as a differential pair.                                                                                                                                                                                                                                           |  |  |
| 34      | RGND_B    | Negative differential voltage sense input for rail B. Connect to negative remote sensing point.                                                                                                                                                                                                                                                                                                   |  |  |
| 35      | COMP_B    | Error amplifier output of rail B.                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 36      | FB_B      | Error amplifier voltage feedback of rail B.                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 37      | OCP_L     | Output pin of SVI3 interface. This open-drain output requires an external pull-up resistor. Asserted when output current is greater than OCP threshold or OCP warning threshold. The three rails of the controller share one OCP_L pin.                                                                                                                                                           |  |  |
| 38      | PWM1_C    | Phase #1 rail C PWM output. Refer to PWM4_A description.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 39      | PWRGD_C   | Power Good indicator for rail C. This open-drain output requires an external pull-<br>up resistor. PWRGD_C is pulled low when a shutdown fault occurs.                                                                                                                                                                                                                                            |  |  |





| Pin No.             | Pin Name | Pin Function                                                                                                                                                                                                                                                                                             |  |  |  |  |
|---------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 40                  | ISEN1P_C | Phase #1 current sense inputs of rail C. The ISEN1N_C and ISEN1P_C pins are                                                                                                                                                                                                                              |  |  |  |  |
| 41                  | ISEN1N_C | ISEN1P_C to VCC if rail C is not used.                                                                                                                                                                                                                                                                   |  |  |  |  |
| 42                  | VSEN_C   | Positive differential voltage sense input for rail C. Connect to positive remote sensing point and should be routed with RGND_C as a differential pair.                                                                                                                                                  |  |  |  |  |
| 43                  | RGND_C   | Negative differential voltage sense input for rail C. Connect to negative remote sensing point.                                                                                                                                                                                                          |  |  |  |  |
| 44                  | COMP_C   | Error amplifier output of rail C.                                                                                                                                                                                                                                                                        |  |  |  |  |
| 45                  | FB_C     | Error amplifier voltage feedback of rail C.                                                                                                                                                                                                                                                              |  |  |  |  |
| 46                  | TSEN_B   | Rail B external temperature measurement input pin.                                                                                                                                                                                                                                                       |  |  |  |  |
| 47                  | TSEN_C   | Rail C external temperature measurement input pin.                                                                                                                                                                                                                                                       |  |  |  |  |
| 48                  | VCC      | Controller power supply. Connect this pin to 5V and place an RC filter, R = $2.2\Omega$ and C = $4.7\mu$ F. The decoupling capacitor should be placed as close to PWM controller as possible. The recommended size of Rvcc is 0603.                                                                      |  |  |  |  |
| 49                  | VDDIO    | Supply voltage input of SVI3 interface. This pin serves as the reference for SVC SVD, SVTI and SVTO.                                                                                                                                                                                                     |  |  |  |  |
| 50                  | SVD      | Serial VID Data input. This pin is a push-pull signal which transmits commands from the master to the slaves.                                                                                                                                                                                            |  |  |  |  |
| 51                  | SVC      | Serial VID Clock input. This pin is a push-pull signal which acts as a clock for SVD, SVTI and SVTO.                                                                                                                                                                                                     |  |  |  |  |
| 52                  | SVTI     | Serial VID Telemetry input. This pin is driven by the next-furthest slave on the telemetry daisy-chain.                                                                                                                                                                                                  |  |  |  |  |
| 53                  | SVTO     | Serial VID Telemetry output. This pin is a push-pull output.                                                                                                                                                                                                                                             |  |  |  |  |
| 54                  | IMON_B   | Rail B VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                         |  |  |  |  |
| 55                  | IMON_C   | Rail C VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                         |  |  |  |  |
| 56 VREF06           |          | Fixed 0.6V output reference voltage. This voltage is used to offset the output voltage of all IMON pins. While controller shuts down or sets all rails in PSI6, voltage source shuts down. An exact $0.47\mu$ F decoupling capacitor and a $3.9\Omega$ resistor must be placed between this pin and GND. |  |  |  |  |
| 57                  | IMON_A   | A rail VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                         |  |  |  |  |
| 58                  | CONFIG   | NVM configuration selection pin to select the stored custom configurations. For soldering check, connect the CONFIG pin to 5V and pull the PWREN high. If the soldering is good, the output is 0.9V for rail A, 1V for rail B and 1.1V for rail C.                                                       |  |  |  |  |
| 59                  | PWRGD_A  | Power Good indicator for rail A. This open-drain output requires an external pull-<br>up resistor. PWRGD_A is pulled low when a shutdown fault occurs.                                                                                                                                                   |  |  |  |  |
| 60                  | TSEN_A   | Rail A external temperature measurement input pin.                                                                                                                                                                                                                                                       |  |  |  |  |
| 61<br>(Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND with enough via numbers for maximum power dissipation.                                                                                                                                                                      |  |  |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



#### **Functional Block Diagram**



#### Operation

#### **G-NAVP<sup>TM</sup>** Control Mode

The RT3674AE adopts G-NAVP<sup>TM</sup> (Green Native AVP), which is Richtek's proprietary topology. It is derived from current mode constant on-time control with finite DC gain of error amplifier and DC offset cancellation. The topology can achieve easy load-line design and provide high DC accuracy and fast transient response. When the sensed current signal reaches the sensed voltage signal, the RT3674AE generates a PWM pulse to achieve loop modulation. Figure 1 shows the basic G-NAVP<sup>TM</sup> behavior waveforms. The COMP signal is the sensed voltage inverted and amplified signal of the output voltage while current loading increases. The COMP rises due to output voltage droop. Then, rising COMP forces PWM to turn on earlier and closely. While inductor current reaches loading current, COMP enters another steady state of higher voltage and the corresponding output voltage is in the steady state of lower voltage. The load-line, output voltage drooping proportional to loading current, is achieved.



Figure 1. G-NAVP<sup>TM</sup> Behavior Waveform

## SVI3 and I<sup>2</sup>C Interface/Control Logic/Configuration Registers

SVI3 Interface receives or transmits SVI3 signal from/to CPU/GPU. The I<sup>2</sup>C Interface receives or transmits I<sup>2</sup>C signal from/to SMBus. Control Logic executes command (Read/Write/Reset registers, VID/Address packets, Change Power State and Telemetry Request) and sends related signals to control VR. Configuration Registers include function setting registers and CPU/GPU required registers.

#### **IMON Filter**

IMON Filter is used to average current signal by an analog low-pass filter. It outputs IMON\_AAVG, IMON\_BAVG and IMON\_CAVG to the MUX of ADC for current reporting.

#### MUX and ADC

The MUX supports the inputs for TSEN\_A, TSEN\_B, TSEN\_C, PSYS, IMON\_AAVG, IMON\_BAVG and IMON\_CAVG. The ADC converts these analog signals to digital codes for reporting or function settings.

#### UVLO

The UVLO detects the VCC voltage. As VCC exceeds threshold, controller issues POR = high and waits PWREN. After both POR and PWREN are ready, then controller is enabled.

#### Loop Control/Protection Logic

It controls power-on/off sequence, protections, power state transition and PWM sequence.

#### DAC

The DAC generates a reference VID voltage according to the VID code sent by Control Logic. According to VID packets command, Control Logic dynamically changes VID voltage to the target voltage with required slew rate.

#### ERROR AMP

The ERROR AMP inverts and amplifies the difference between output voltage and VID with externally set finite DC gain. The output signal is COMP for PWM trigger.

#### PER CSGM

The PER CSGM senses per-phase inductor current. The outputs are used for loop response, current balance, zero current detection, current reporting and overcurrent protection.

#### SUM CSGM

The SUM CSGM senses total inductor current with RIMON gain adjustment. SUM CSGM output current ratio can also be set by NVM. It helps wide application range of DCR and load-line. SUM CSGM output is used for PWM trigger.

#### RAMP

The RAMP helps loop stability and transient response.

#### **PWM CMP**

The PWM comparator compares COMP signal with sum current signal based on RAMP to trigger PWM.

#### **Offset Cancellation**

The offset cancellation is based on VID, COMP voltage and current signal from SUM CSGM to control output voltage accurately.

#### **Current Balance**

Per-phase current sense signal is compared with sensed average current. The comparison result adjusts each phase PWM width to optimize current and thermal balance.

#### **Zero Current Detection**

Detects whether each phase current crosses zero current. The result is used for DEM power saving and overshoot reduction (anti-overshoot function).

#### AQR/ANTIOVS

The AQR is a new generation of quick response mechanism (Adaptive Quick Response, AQR) which detects loading rising edge and allows all PWMs to turn on. The PWM pulse width triggered by AQR is adaptive to loading level. The AQR trigger level can be set by NVM. ANTIOVS can help overshoot reduction which detects loading falling edge and forces all PWMs in tristate until the zero current is detected.

#### **TONGEN/Driver Interface**

The PWM comparator output signal triggers TONGEN to generate PWM pulse. The PWM sequence is controlled by Loop Control. The PWM pulse width is determined by frequency setting, current balance output and Adaptive Quick Response (AQR) settings. Once AQR is triggered, VR allows all PWM to turn on at the same time. Driver interface provides high/low/tri-state to drive external driver. In power saving mode, driver



interface force PWM in tri-state to turn off high-side and low-side power MOSFETs according to zero current detection output. In addition, the PWM state is controlled by protection logic. Different protections force required PWM state.

#### OVP/UVP/OCP

Overvoltage protection/ undervoltage protection/ overcurrent protection.

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

## **RT3674AE**

#### Absolute Maximum Ratings (Note 1)

| FOD Definere and a                    |                                  |
|---------------------------------------|----------------------------------|
| Storage Temperature Range             | $-65^{\circ}C$ to $150^{\circ}C$ |
| Junction Temperature                  | 150°C                            |
| Lead Temperature (Soldering, 10 sec.) | 260°C                            |
| Other Pins                            | –0.3V to 6.8V                    |
| RGND to GND                           | –0.3V to 0.3V                    |
| VCC to GND                            | –0.3V to 6.5V                    |
| VIN to GND                            | 0.3V to 28V                      |

#### ESD Ratings (Note 2)

| • HBM (I | Human Body Model | ) | 2k۱ | V |
|----------|------------------|---|-----|---|
|----------|------------------|---|-----|---|

#### Recommended Operating Conditions (Note 3)

| • | VIN to GND                 | 4.5V to 24V    |
|---|----------------------------|----------------|
| • | Supply Input Voltage, VCC  | 4.75V to 5.25V |
| • | Junction Temperature Range | –40°C to 125°C |

#### Thermal Information (Note 4)

| • | WQFN-60L 7x7, | θјα      | 25.5°C/W |
|---|---------------|----------|----------|
| • | WQFN-60L 7x7, | θJC(Top) | 12.9°C/W |

#### **Electrical Characteristics**

(V<sub>CC</sub> = 5V, V<sub>VDDIO</sub> = 1.8V, typical values are referenced to  $T_J$  = 25°C, Min. and Max. values are referenced to  $T_J$  from –10°C to 105°C, unless otherwise specified)

| Param                  | neter       | Symbol                 | Test Conditions                                                      | Min  | Тур  | Max  | Unit  |  |  |
|------------------------|-------------|------------------------|----------------------------------------------------------------------|------|------|------|-------|--|--|
| Supply Input           |             |                        |                                                                      |      |      |      |       |  |  |
| Supply Voltage         | 9           | Vcc                    |                                                                      | 4.75 |      | 5.25 | V     |  |  |
| VCC Power-Ol           | N Reset     | VCC_POR_R              |                                                                      | 4.25 | 4.35 | 4.45 | V     |  |  |
| (POR)                  |             | $\Delta VCC_POR_F_HYS$ |                                                                      |      | 200  |      | mV    |  |  |
| VCC Power-O            | N Reset for | VCC_POR_NVM_R          |                                                                      |      | 3.66 | 3.99 |       |  |  |
| NVM (POR_NVM)          |             | VCC_POR_NVM_F          |                                                                      | 2.74 | 3.45 |      | V     |  |  |
| Supply Current         |             | Ivcc                   | VCC = 5V, PWREN = H,<br>no switching                                 |      |      | 40   | mA    |  |  |
| Supply Current at PSI6 |             | IVCC_PSI6              | VCC = 5V, PWREN = H,<br>all rails in PSI6                            |      |      | 180  | μA    |  |  |
| Shutdown Curr          | rent        | ISHDN                  | VCC = 5V, PWREN = L                                                  |      |      | 180  | μA    |  |  |
| Slew Rate              |             |                        |                                                                      |      |      |      |       |  |  |
| VOTF Slew<br>Rate      | Up          | UP_SR                  | Measure VFB from 20%<br>target VID to 80% target<br>VID, ∆VOTF≥100mV | -10% |      | 10%  | mV/μs |  |  |
|                        | Down        | DN_SR                  | Default equals to UP_SR                                              | -10% |      | 10%  |       |  |  |

RICHTEK

| Parameter                            |                | Symbol       | Test Conditions                                    | Min          | Тур  | Мах    | Unit |  |
|--------------------------------------|----------------|--------------|----------------------------------------------------|--------------|------|--------|------|--|
| EA Amplifier                         |                |              |                                                    |              |      |        |      |  |
| Current Sensing Amplifier            |                |              |                                                    |              |      |        |      |  |
| CS Input Volta                       | ge             | Vcsin        | Recommend Input Voltage<br>Range for High Accuracy | -10          |      | 80     | mV   |  |
| Current Sense                        | Gain Error     | GAIN_PCS     |                                                    | 1.2125       | 1.25 | 1.2875 | A/A  |  |
| TON Setting                          |                | l            |                                                    |              |      |        |      |  |
|                                      | Rail A         |              | VIN = 19V, VID = 0.9V,<br>KTON = 1.2               |              | 79   |        | ns   |  |
| On-Time<br>Setting                   | Rail B         | ton          | VIN = 19V, VID = 0.9V,<br>KTON = 1.27              |              | 111  |        | ns   |  |
|                                      | Rail C         |              | VIN = 19V, VID = 0.9V,<br>KTON = 1.27              |              | 111  |        | ns   |  |
|                                      | Rail A         |              |                                                    |              | 70   |        | ns   |  |
| Minimum On-<br>Time                  | Rail B         | tON(min)     |                                                    |              | 50   |        | ns   |  |
|                                      | Rail C         |              |                                                    |              | 50   |        | ns   |  |
| Protections                          |                |              |                                                    |              |      |        |      |  |
| Overvoltage Pr<br>Threshold          | rotection      | Vov          | Default threshold                                  | 315          | 350  | 385    | mV   |  |
| De-bounce Tin                        | ne of OVP      | DTOVP        |                                                    |              | 0.8  |        | μs   |  |
| Undervoltage Protection<br>Threshold |                | Vuv          | Default threshold                                  | 315          | 350  | 385    | mV   |  |
| De-bounce Tin                        | ne of UVP      | DTuvp        |                                                    |              | 3.3  |        | μs   |  |
| Overcurrent Pr<br>Threshold          | otection       | VOCP         |                                                    | -3           |      | 3      | %    |  |
| Overcurrent W<br>Threshold           | arning         | Voc_warn     |                                                    | -3           |      | 3      | %    |  |
| Over-Tempera<br>Protection Thre      | ture<br>eshold | Тотр         |                                                    |              | 125  |        | °C   |  |
| VRHOT Warni                          | ng Threshold   | TVRHOT       |                                                    |              | 100  |        | °C   |  |
| PWREN, PWR                           | GD and OCP     | _L           |                                                    |              |      |        |      |  |
|                                      | Logic-High     | VIH_PWREN    |                                                    | 1.17         |      |        | V    |  |
| PWREN                                | Logic-Low      | VIL_PWREN    |                                                    |              |      | 0.63   | v    |  |
| Leakage Curre<br>PWREN               | nt of          | ILEAK_PWREN  |                                                    | -1           |      | 1      | μA   |  |
| PWRGD, OCP<br>Voltage                | _L Pull Low    | VPWRGD/OCP_L | IPWRGD = 8mA                                       |              |      | 0.2    | V    |  |
| VREF                                 |                |              |                                                    |              |      |        |      |  |
| VREF06 Voltag                        | ge             | VVREF06      | Normal operation                                   | 0.59         | 0.6  | 0.61   | V    |  |
| Acoustic Nois                        | e Suppressio   | on (ANS)     |                                                    |              |      |        |      |  |
| ANS EN                               | Logic-High     | VIH_ANS_EN   |                                                    | Vcc -<br>0.7 |      |        | V    |  |
|                                      | Logic-Low      | VIL_ANS_EN   |                                                    |              |      | 1      | V    |  |

| Parameter                                                        |                                                 | Symbol      | Test Conditions | Min              | Тур | Max              | Unit |
|------------------------------------------------------------------|-------------------------------------------------|-------------|-----------------|------------------|-----|------------------|------|
| SVI3 Interfac                                                    | e                                               | ·           | ·               |                  |     | · · · ·          |      |
| SVC, SVD,                                                        | Logic-High                                      | Vih         |                 | 0.65 x<br>Vvddio |     |                  | V    |
| SVTI                                                             | Logic-Low                                       | VIL         |                 |                  |     | 0.35 x<br>Vvddio | V    |
| SVTO Output                                                      | High Voltage                                    | Vон         | I = -8mA        | Vvddio<br>- 0.45 |     |                  | V    |
|                                                                  | righ venage                                     |             | I = -4mA        | Vvddio<br>- 0.22 |     |                  | V    |
| OV/TO Output                                                     | 1                                               |             | I = 8mA         |                  |     | 0.45             | V    |
|                                                                  | Low voltage                                     | VOL         | I = 4mA         |                  |     | 0.22             | V    |
| DESET                                                            | Logic-High                                      | VIH_RESET_L |                 | 1.17             |     |                  | M    |
| RESEI_L                                                          | Logic-Low                                       | VIL_RESET_L |                 |                  |     | 0.63             | V    |
| Leakage Curr<br>SVC,SVD,SV                                       | ent of<br>TI,SVTO                               | ILEAK_SVI3  |                 | -10              |     | 10               | μA   |
| I <sup>2</sup> C interface                                       |                                                 |             |                 |                  |     |                  |      |
|                                                                  | Logic-High                                      | VIH_I2C     |                 | 1                |     |                  | V    |
| SCL, SDA                                                         | Logic-Low                                       | VIL_I2C     |                 |                  |     | 0.6              | v    |
| Standard/Fas                                                     | st Mode                                         |             |                 |                  |     |                  |      |
| SCL Clock Poto                                                   |                                                 | fsci        | Standard mode   |                  |     | 100              | kH7  |
|                                                                  |                                                 |             | Fast mode       |                  |     | 400              | 1112 |
| Hold Time (Re<br>Condition. Afte<br>the First Clock<br>Generated | epeated) Start<br>er this Period,<br>c Pulse is | thd;sta     |                 | 0.6              |     |                  | μs   |
| Low Period Of<br>Clock                                           | the SCL                                         | t∟ow        |                 | 1.3              |     |                  | μs   |
| High Period O<br>Clock                                           | f the SCL                                       | tнıgн       |                 | 0.6              |     |                  | μs   |
| Set-Up Time for START Condit                                     | or a Repeated                                   | tsu;sta     |                 | 0.6              |     |                  | μs   |
| Data Hald Tim                                                    |                                                 |             | Standard mode   | 0                |     |                  | μs   |
| Data Hold Tim                                                    | e                                               | IHD;DAT     | Fast mode       | 0                |     | 0.9              |      |
| Data Set-Un T                                                    | ime                                             | telidat     | Standard mode   | 250              |     |                  |      |
|                                                                  | line                                            | 130,DAT     | Fast mode       | 100              |     |                  | 113  |
| Set-Up Time for<br>Condition                                     | or STOP                                         | tsu;sto     |                 | 0.6              |     |                  | μs   |
| Bus Free Time<br>STOP and ST<br>Condition                        | e Between a<br>ART                              | tBUF        |                 | 1.3              |     |                  | μs   |
| Rising Time of                                                   | Both SDA                                        | tR          | Standard mode   |                  |     | 300              | ns   |
| and SCL Signa                                                    | als                                             | 47          | Fast mode       | 20               |     | 300              | lis  |



| Parameter                                                              | Symbol   | Test Conditions                              | Min   | Тур  | Max  | Unit    |
|------------------------------------------------------------------------|----------|----------------------------------------------|-------|------|------|---------|
| Falling Time of Both SDA                                               | 1_       | Standard mode                                |       |      | 300  |         |
| and SCL signals                                                        | IF       | Fast mode                                    | 20    |      | 300  | ns      |
| SDA Output Low Sink<br>Current                                         | Iol      | SDA voltage = 0.4V                           | 2     |      |      | mA      |
| ADC                                                                    |          |                                              |       |      |      |         |
| ADC Resolution                                                         |          |                                              |       | 10   |      | bits    |
| ADC reference voltage                                                  |          |                                              |       | 3.2  |      | V       |
| PWM Driving Capability                                                 |          | ·                                            |       |      |      |         |
| PWM Source Resistance                                                  | Rpwm_src |                                              |       | 30   |      | Ω       |
| PWM Sink Resistance                                                    | Rpwm_snk |                                              |       | 10   |      | Ω       |
| ITSEN                                                                  |          |                                              |       | •    |      |         |
| TSEN Source Current                                                    | ITSEN    | VTSEN = 1.6V                                 | 79.2  | 80   | 80.8 | μA      |
| PSYS and DIMON                                                         |          | ·                                            |       |      |      |         |
| Digital PSYS Reporting                                                 | DPSYS    | VPSYS = 1.6V                                 |       | 1023 |      | Decimal |
| Digital IMON_A set                                                     | DVIMON_A | VIMON_A - VVREF06 = 0.4V                     |       | 1023 |      | Decimal |
| Digital IMON_B set                                                     | DVIMON_B | $VIMON_B - VVREF06 = 0.4V$                   |       | 1023 |      | Decimal |
| Digital IMON_C set                                                     | DVIMON_C | VIMON_C - VVREF06 = 0.4V                     |       | 1023 |      | Decimal |
| Telemetry                                                              |          | ·                                            |       |      |      |         |
| Output Voltage Reporting<br>Accuracy                                   |          | 0.250 to 0.995 T <sub>A</sub> = 0 to<br>85°C | -7.5  |      | 7.5  | mV      |
| (10-bit Telemetry; 1LSB =<br>5mV)                                      | VOOTTEL  | 1.000 to 2.800 T <sub>A</sub> = 0 to<br>85°C | -0.75 |      | 0.75 | %       |
| Temperature Reporting<br>Accuracy<br>(10-bit Telemetry; 1LSB =<br>1°C) | TEMPTEL  | Between 50°C to 125°C                        | -5    |      | 5    | °C      |
| Temperature Reporting<br>Range                                         | TEMP     |                                              | -40   |      | 150  | °C      |

**Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2. Devices are ESD sensitive. Handling precautions are recommended.

Note 3. The device is not guaranteed to function outside its operating conditions.

Note 4. For more information about thermal parameters, see the Application and Definition of Thermal Resistances report, AN061.

#### **Typical Application Circuit**

#### Platform: FP7-45W



Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.
DS3674AE-03 July 2023 www.richtek.com



#### **Typical Operating Characteristics**











## RICHTEK



RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. DS3674AE-03 2023 July www.richtek.com







## **RT3674AE**

V<sub>IN</sub> = 19V, VID = 0.9V



Slew Rate = 5mV/µs

.Ŧ.







Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and reserve suitable design margin to ensure the functional suitability of their components and systems.

The RT3674AE includes three voltage rails: a 4/3/2/1 phase synchronous buck controller, the rail A ; a single phase synchronous buck controller, the rail B ; and single phase synchronous buck controller, the rail C.

The RT3674AE is designed to meet AMD SVI3 compatible CPUs specification. The controller builts-in non-volatile memory (NVM) and  $I^2C$  interface to store customized configuration. The RT3674AE is ideal for notebook computers or desktop computers.

#### **Power-ON Sequence**

To ensure sufficient power supply for proper operation, the VR triggers UVLO if VCC voltage drops below 4.2V (max). UVLO protection shuts down the controller and forces high-side MOSFET and low-side MOSFET off. Figure 2 shows the typical timing of controller power-on. When VCC> VCC\_POR\_NVM, RT3674AE begins to download data to registers from NVM. When VCC > VCC\_POR, RT3674AE starts initialization which includes internal circuit offset correction and function settings. The maximum time from VCC exceeds VCC\_POR threshold to initialization done is 7.6ms. Accordingly, the TvCC-EN is recommended to be larger than 8ms. When initialization is done, the controller is in ultra-low power mode. It will ramp up to default voltage with default slew rate when PWREN is high. PWRGD is asserted within 5 $\mu$ s after the output voltage is within tolerance and start-up ramping is complete. Users can set multi-functions through NVM by I<sup>2</sup>C interface when initialization is done.

Driver power (PVCC) is strongly suggested to be ready after VCC. This can prevent current flowing back to VCC from PVCC through PWMx pin or DRVEN/DRVEN\_F pin.



Figure 2. Typical Timing of Controller Power-ON

### RICHTEK

#### I<sup>2</sup>C Address Setting

The RT3674AE provide multiple  $I^2C$  address to support multiple devices used in  $I^2C$  interface. To properly set the  $I^2C$  address (7-bit and 8-bit format), resistors with 1% tolerance must be connected from CONFIG pin to ground and resistor value described in Table 1.

| CONFIG  |              | I <sup>2</sup> C Address | I <sup>2</sup> C Address |
|---------|--------------|--------------------------|--------------------------|
| Max.    | Min.         | (7-bit)                  | (8-bit)                  |
| 325Ω    | <b>301</b> Ω | 20                       | 40                       |
| 975Ω    | <b>901</b> Ω | 21                       | 42                       |
| 1.625kΩ | 1.501kΩ      | 22                       | 44                       |
| 2.275kΩ | 2.101kΩ      | 23                       | 46                       |

**Maximum Active Phases Number Setting** 

The number of active phases is determined by ISENxP voltages. The detection is only active and latched at initialization state. While voltage at ISENxP > (VCC – 0.5V), maximum active phase number is (x-1). For example, pulling ISEN4P\_A to VCC programs a 3-phase operation, while pulling ISEN3P\_A to VCC programs a 2-phase operation. The unused ISENxN pins are recommended to connect to VCC and the unused PWMx pins can be floating. Figure 3 is a 3-phase operation example. For smart power stage (SPS) application, the unused ISENxN pins must be floating.



Figure 3. 3-Phases Operation Setting (For DCR Current Sense Application)

#### **Rail Disable**

Pulling ISEN1P\_A to VCC disables A rail. The unused ISENxN\_A pins are recommended to connect to VCC and the unused PWMx\_A, VSEN\_A, FB\_A, COMP\_A, IMON\_A, TSEN\_A, PWRGD\_A and PWREN\_A pins can be floating. Pulling ISEN1P\_B to VCC disables B rail. The unused ISEN1N\_B pin are recommended to connect to VCC and the unused PWM1\_B, VSEN\_B, FB\_B, COMP\_B, IMON\_B, TSEN\_B, PWRGD\_B and PWREN\_B pins can be floating. Pulling ISEN1P\_C to VCC disables C rail. The unused ISEN1N\_C pin are recommended to connect to VCC and the unused PWM1\_C, VSEN\_C, FB\_C, COMP\_C, IMON\_C, TSEN\_C, PWRGD\_C and PWREN\_C pins can be floating.

#### **Acoustic Noise Suppression**

The RT3674AE supports acoustic noise suppression function for reducing acoustic noise induced by piezoelectric effect from MLCC. As output voltage transition occurs, especially in dynamic VID, the vibrating MLCC produces acoustic noise if the vibrating frequency falls into audible band, and the noise level is related to the output voltage transition amplitude  $\Delta V$ . Therefore, the RT3674AE adopts acoustic noise suppression function which is enabled by pulling ANS\_EN pin to VCC to reduce  $\Delta V$  when Negative VID transitions.



#### NVM Configuration Mechanism

The RT3674AE provides multiple parameters for platform setting and BOM optimization. These parameters can be set through NVM by I<sup>2</sup>C protocol interface. Richtek provides a Microsoft Excel-based design tool for user configuration and provide programing flow char for customer. All setting functions are summarized in Table 2. Table 3 shows the functions that cannot support on-line tuning.





#### Table 2. Summary of Setting Functions (Page 02) (Group 1)

#### Register Map (Page 02)

| Register Address | NAME                   | Туре | PAGED | Default Value | NVM      |
|------------------|------------------------|------|-------|---------------|----------|
| 00h              | PWM_TRI_SLAVE_SEQ      | R/W  | Yes   | 0x09          | Yes(GP1) |
| 01h              | SSOCP_RATIO            | R/W  | Yes   | 0x04          | Yes(GP1) |
| 02h              | DEFAULT_VOLTAGE_SR_A   | R/W  | Yes   | 0x38          | Yes(GP1) |
| 03h              | OCP_TH_A               | R/W  | Yes   | 0x5C          | Yes(GP1) |
| 04h              | OCP_WARN_TH_A          | R/W  | Yes   | 0x5C          | Yes(GP1) |
| 05h              | OCP_MIN_PULSE_DELAY_A  | R/W  | Yes   | 0x37          | Yes(GP1) |
| 06h              | AQR_INC_A              | R/W  | Yes   | 0x4A          | Yes(GP1) |
| 07h              | EN_0LL_SSOCP_ANTIOVS_A | R/W  | Yes   | 0x40          | Yes(GP1) |
| 08h              | DBLR_Ai_A              | R/W  | Yes   | 0x30          | Yes(GP1) |
| 09h              | LPF_LIMIT_A            | R/W  | Yes   | 0x23          | Yes(GP1) |
| 0Ah              | KTON_A                 | R/W  | Yes   | 0x05          | Yes(GP1) |
| 0Bh              | SPM_DROP_HYS_TH        | R/W  | Yes   | 0x0A          | Yes(GP1) |
| 0Ch              | SPM_4PH_TH             | R/W  | Yes   | 0x24          | Yes(GP1) |
| 0Dh              | SPM_3PH_TH             | R/W  | Yes   | 0x1A          | Yes(GP1) |
| 0Eh              | SPM_2PH_TH             | R/W  | Yes   | 0x12          | Yes(GP1) |
| 0Fh              | DEFAULT_VOLTAGE_SR_B   | R/W  | Yes   | 0x48          | Yes(GP1) |
| 10h              | OCP_TH_B               | R/W  | Yes   | 0x81          | Yes(GP1) |
| 11h              | OCP_WARN_TH_B          | R/W  | Yes   | 0x81          | Yes(GP1) |
| 12h              | OCP_MIN_PULSE_DELAY_B  | R/W  | Yes   | 0x37          | Yes(GP1) |
| 13h              | LPF_LIMIT_FLRAMP_B     | R/W  | Yes   | 0x23          | Yes(GP1) |
| 14h              | Ai_ANTIOVS_B           | R/W  | Yes   | 0x00          | Yes(GP1) |
| 15h              | AQR_TH_B               | R/W  | Yes   | 0x02          | Yes(GP1) |
| 16h              | SRKTON_KTON_B          | R/W  | Yes   | 0x37          | Yes(GP1) |
| 17h              | DEFAULT_VOLTAGE_SR_C   | R/W  | Yes   | 0x48          | Yes(GP1) |
| 18h              | OCP_TH_C               | R/W  | Yes   | 0x19          | Yes(GP1) |
| 19h              | OCP_WARN_TH_C          | R/W  | Yes   | 0x19          | Yes(GP1) |
| 1Ah              | OCP_MIN_PULSE_DELAY_C  | R/W  | Yes   | 0x37          | Yes(GP1) |
| 1Bh              | LPF_LIMIT_FLRAMP_C     | R/W  | Yes   | 0x43          | Yes(GP1) |
| 1Ch              | Ai_ANTIOVS_C           | R/W  | Yes   | 0x12          | Yes(GP1) |
| 1Dh              | AQR_TH_C               | R/W  | Yes   | 0x12          | Yes(GP1) |
| 1Eh              | SRKTON_KTON_C          | R/W  | Yes   | 0x37          | Yes(GP1) |
| 1Fh              | TSEN_SPS               | R/W  | Yes   | 0x00          | Yes(GP1) |
| 20h              | PSYS                   | R/W  | Yes   | 0x02          | Yes(GP1) |
| 21h              | I_OUT_SCALE            | R/W  | Yes   | 0x54          | Yes(GP1) |
| 22h              | SLL_RATIO_ZCD_A        | R/W  | Yes   | 0x02          | Yes(GP1) |
| 23h              | Reserved               | R/W  | Yes   | 0xE1          | Yes(GP1) |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

| Register Address | NAME                      | Туре | PAGED | Default Value  | NVM      |
|------------------|---------------------------|------|-------|----------------|----------|
| 25h              | AQR_TH_A                  | R/W  | Yes   | 0x23           | Yes(GP1) |
| 26h              | Reserved                  | R/W  | Yes   | 0x70           | Yes(GP1) |
| 28h              | INC_TON_TH_A              | R/W  | Yes   | 0x20           | Yes(GP1) |
| 29h              | AR_AQR_1PH_A              | R/W  | Yes   | 0x1F           | Yes(GP1) |
| 2Bh              | Reserved                  | R/W  | YES   | 0x00           | YES(GP1) |
| 2Ch              | QR_WD_1PH_A               | R/W  | Yes   | 0xB1           | Yes(GP1) |
| 2Dh              | VOTF_LIFT_TH_A            | R/W  | Yes   | 0x01           | Yes(GP1) |
| 2Eh              | SLL_RATIO_ZCD_B           | R/W  | Yes   | 0x14           | Yes(GP1) |
| 2Fh              | Reserved                  | R/W  | Yes   | 0x71           | Yes(GP1) |
| 30h              | AR_TH_B                   | R/W  | Yes   | 0x52           | Yes(GP1) |
| 31h              | INC_TON_B                 | R/W  | Yes   | 0x00           | Yes(GP1) |
| 32h              | VOTF_LIFT_TH_B            | R/W  | Yes   | 0x00           | Yes(GP1) |
| 33h              | QR_WD_B                   | R/W  | Yes   | 0x21           | Yes(GP1) |
| 34h              | EN_0LL_DBLR_SSOCP_AEAGM_B | R/W  | Yes   | 0x20           | Yes(GP1) |
| 35h              | SLL_RATIO_ZCD_C           | R/W  | Yes   | 0x24           | Yes(GP1) |
| 36h              | Reserved                  | R/W  | Yes   | 0x71           | Yes(GP1) |
| 37h              | AR_TH_C                   | R/W  | Yes   | 0x42           | Yes(GP1) |
| 38h              | INC_TON_C                 | R/W  | Yes   | 0x1B           | Yes(GP1) |
| 39h              | VOTF_LIFT_TH_C            | R/W  | Yes   | 0x13           | Yes(GP1) |
| 3Ah              | QR_WD_C                   | R/W  | Yes   | 0x21           | Yes(GP1) |
| 3Bh              | EN_0LL_DBLR_SSOCP_AEAGM_C | R/W  | Yes   | 0xA0           | Yes(GP1) |
| 3Ch              | Reserved                  | R/W  | Yes   | 0x11           | Yes(GP1) |
| 3Dh              | Reserved                  | R/W  | Yes   | 0x11           | Yes(GP1) |
| 3Eh              | IOUT_TELEMETRY_OFFSET_A   | R/W  | Yes   | 0x00           | Yes(GP1) |
| 3Fh              | IOUT_TELEMETRY_OFFSET_B   | R/W  | Yes   | 0x00           | Yes(GP1) |
| 40h              | IOUT_TELEMETRY_OFFSET_C   | R/W  | Yes   | 0x00           | Yes(GP1) |
| 41h              | CODE_VERSION_LSB          | R/W  | Yes   | 0x00           | Yes(GP1) |
| 42h              | CODE_VERSION_MSB          | R/W  | Yes   | 0x00           | Yes(GP1) |
| 43h              | Group1 CRC-8 Code         | R    | YES   | Current status | NO       |



| Register<br>Address | Bits  | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7:5] | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     | [4]   | PWM TRI-STATE LEVEL   | Set PWM tri-state level within DrMOS tri-state window.<br>[4] = 0: PWM tri-state level is 1.6V to 2.2V.<br>[4] = 1: PWM tri-state level is 1.4V to 2.1V.                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x00<br>[3:0        | [3:0] | SLAVE SEQUENCE        | Set slave1, slave2 and slave3 sequence.<br>[3:0] = 1001: A-B-C, [3:0] = 1010: A-C-B,<br>[3:0] = 1011: B-A-C, [3:0] = 1100: B-C-A,<br>[3:0] = 1101: C-A-B, [3:0] = 1110: C-B-A.<br>[3:0] = 0000 to 1000 and 1111: Reserved, All other combinations are<br>not defined.                                                                                                                                                                                                                                                                             |
|                     | [7]   | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x01                | [6:4] | SSOCP_RATIO_A         | Soft-start overcurrent protection ratio of rail A.<br>SSOCP_TH_A = I_OUT_SCALE_A×SSOCP_RATIO_A<br>[6:4] = 000: SSOCP_RATIO_A = 1.25,<br>[6:4] = 001: SSOCP_RATIO_A = 1.875,<br>[6:4] = 010: SSOCP_RATIO_A = 2.1875,<br>[6:4] = 011: SSOCP_RATIO_A = 2.5,<br>[6:4] = 100: SSOCP_RATIO_A = 3.125,<br>[6:4] = 101: SSOCP_RATIO_A = 3.75,<br>[6:4] = 111: SSOCP_RATIO_A = 4.375,<br>[6:4] = 111: SSOCP_RATIO_A = 5.                                                                                                                                   |
|                     | [3:2] | SSOCP_RATIO_B         | Soft-start overcurrent protection ratio of rail B.<br>SSOCP_TH_B = I_OUT_SCALE_B×SSOCP_RATIO_B<br>[3:2] = 00: SSOCP_RATIO_B = 1.25,<br>[3:2] = 01: SSOCP_RATIO_B = 2.5,<br>[3:2] = 10: SSOCP_RATIO_B = 5,<br>[3:2] = 11: SSOCP_RATIO_B = 6.                                                                                                                                                                                                                                                                                                       |
|                     | [1:0] | SSOCP_RATIO_C         | Soft-start overcurrent protection ratio of rail C.<br>SSOCP_TH_C = I_OUT_SCALE_C×SSOCP_RATIO_C<br>[1:0] = 00: SSOCP_RATIO_C = 1.25,<br>[1:0] = 01: SSOCP_RATIO_C = 2.5,<br>[1:0] = 10: SSOCP_RATIO_C = 5,<br>[1:0] = 11: SSOCP_RATIO_C = 6.                                                                                                                                                                                                                                                                                                       |
| 0x02                | [7:4] | VID_DEFAULT_VOLTAGE_A | Default voltage setting of rail A. SVI3 register 0x08[3:0].<br>[7:4] = 0000: VBOOT = 0V, [7:4] = 0001: VBOOT = 0.5V,<br>[7:4] = 0010: VBOOT = 0.6V, [7:4] = 0011: VBOOT = 0.7V,<br>[7:4] = 0100: VBOOT = 0.8V, [7:4] = 0101: VBOOT = 0.9V,<br>[7:4] = 0110: VBOOT = 1.0V, [7:4] = 0111: VBOOT = 1.1V,<br>[7:4] = 1000: VBOOT = 1.2V, [7:4] = 1001: VBOOT = 1.3V,<br>[7:4] = 1010: VBOOT = 1.4V, [7:4] = 1011: VBOOT = 1.5V,<br>[7:4] = 1100: VBOOT = 1.8V, [7:4] = 1101: VBOOT = 2.0V,<br>[7:4] = 1110: VBOOT = 2.5V, [7:4] = 1111: VBOOT = 2.8V. |
|                     | [3:2] | DEFAULT_SLEW_RATE_A   | Default slew rate setting of rail A. SVI3 register 0x08[5:4].<br>[3:2] = 00: SR = 2.5mV/μs,<br>[3:2] = 01: SR = 10mV/μs,<br>[3:2] = 10: SR = 20mV/μs,<br>[3:2] = 11: SR = 40mV/μs.                                                                                                                                                                                                                                                                                                                                                                |
|                     | [1:0] | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x03                | [7:0] | OCP_THRESH_A          | Overcurrent protection threshold level of rail A. SVI3 register<br>0x27[7:0].<br>[7:0] = 00h: Disabled(no OCP)<br>OCP_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                                                                                                                                                                                                                                                                                            |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### **RT3674AE**

| Register<br>Address                        | Bits  | Symbol               | Description                                                                                                                                                                                                                                                               |
|--------------------------------------------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x04                                       | [7:0] | OCP_WARN_THRESH_A    | Overcurrent warning threshold level of rail A. SVI3 register<br>0x28[7:0].<br>[7:0] = 00h: Disabled<br>OCP_WARN_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                          |
| [7:3]                                      | [7:3] | OCP_WARN_MIN_PULSE_A | Minimum asserted pulse width of OCP_WARN signal of rail A.<br>SVI3 register 0x29[7:3].<br>Minimum pulse(ns) = [7:3]×500                                                                                                                                                   |
| 0x05                                       | [2:0] | OCP_FAULT_DELAY_A    | Set continuous time that current must exceed OCP_THRESH_A<br>before triggering fault. SVI3 register 0x29[2:0]<br>[2:0] = 000: Instantaneous fault.<br>OCP Fault delay(us) = [2:0]×5                                                                                       |
| [7]<br>[6]<br>0x06 [5:4]<br>[3:2]<br>[1:0] | [7]   | EN_EXTEND_TON_A      | Enable/Disable Extend T <sub>ON</sub> width of rail A.<br>[7] = 0: Disable,<br>[7] = 1: Enable.                                                                                                                                                                           |
|                                            | [6]   | ADPTV_FIX_QR_A       | Selection kind of QR in multi-phase of rail A.<br>[6] = 0: Fixed QR<br>[6] = 1: Adaptive-QR(AQR).                                                                                                                                                                         |
|                                            | [5:4] | RESERVED             | Reserved bit                                                                                                                                                                                                                                                              |
|                                            | [3:2] | SEL_EXTD_TON_WD_A    | <b>Selection extend T<sub>ON</sub> width of rail A</b><br>[3:2] = 00: 1.625 x T <sub>ON</sub> , [3:2] = 01: 1.5 x T <sub>ON</sub> ,<br>[3:2] = 10: 1.375 x T <sub>ON</sub> , [3:2] = 11: 1.25 x T <sub>ON</sub>                                                           |
|                                            | [1:0] | QR_WD_A              | Setting fixed QR width in multi-phase of rail A.<br>[1:0] = 00: 0.5×T <sub>ON</sub> , [1:0] = 01: 0.75×T <sub>ON</sub> ,<br>[1:0] = 10: 1.0×T <sub>ON</sub> , [1:0] = 11: 1.25×T <sub>ON</sub> .                                                                          |
|                                            | [7]   | EN_0LL_A             | Enable zero load-line of rail A.<br>[7] = 0: Disable 0LL.<br>[7] = 1: Enable 0LL.                                                                                                                                                                                         |
|                                            | [6]   | EN_SSOCP_A           | Enable/Disable SSOCP function of rail A.<br>[6] = 0: Disable,<br>[6] = 1: Enable                                                                                                                                                                                          |
|                                            | [5]   | RESERVED             | Reserved bit                                                                                                                                                                                                                                                              |
| 0x07                                       | [4]   | EN_VOTF_ANTIOVS_A    | Enable/Disable ANTIOVS function when VOTF of rail A.<br>[4] = 0: Disable,<br>[4] = 1: Enable                                                                                                                                                                              |
|                                            | [3]   | RESERVED             | Reserved bit                                                                                                                                                                                                                                                              |
|                                            | [2:0] | ANTIOVS_TH_A         | ANTIOVS for reduction of overshoot at loading falling edge. Set<br>trigger level of rail A.<br>[2:0] = 000: 120mV, [2:0] = 001: 180mV,<br>[2:0] = 010: 240mV, [2:0] = 011: 300mV,<br>[2:0] = 100: 360mV, [2:0] = 101: 420mV,<br>[2:0] = 110: 480mV, [2:0] = 111: Disable. |

27



| Register<br>Address | Bits  | Symbol          | Description                                                                                                                                                                                                     |
|---------------------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7]   | RESERVED        | Reserved bit                                                                                                                                                                                                    |
| [6<br>0x08          | [6]   | EN_DBLR_A       | Enable/Disable rail A phase double function.<br>[6] = 0: Disable,<br>[6] = 1: Enable.                                                                                                                           |
|                     | [5:4] | SET_DBLR_PH_A   | Phase number selection of rail A when EN_DBLR_A is enabled.[5:4] = 00: Phase =5-phase extension,[5:4] = 01: Phase =6-phase extension,[5:4] = 10: Phase =7-phase extension,[5:4] = 11: Phase =6/8 phase doubler. |
|                     | [3]   | RESERVED        | Reserved bit                                                                                                                                                                                                    |
|                     | [2:0] | Ai_A            | Current gain setting of rail A.<br>[2:0] = 000: 0.25, [2:0] = 001: 0.50,<br>[2:0] = 010: 0.75, [2:0] = 011: 1.00,<br>[2:0] = 100: 0.125, [2:0] = 101: 0.375,<br>[2:0] = 110: 0.625, [2:0] = 111: 0.875.         |
| 0x09 [              | [7:4] | LPF_LIMIT_MPH_A | High-frequency-ACLL voltage compensation threshold in<br>multi-phase operation of rail A<br>LPF_LIMIT = 100mV+[7:4]×20mV                                                                                        |
|                     | [3:0] | LPF_LIMIT_1PH_A | High-frequency-ACLL voltage compensation threshold in<br>1-phase operation of rail A<br>LPF_LIMIT = 50mV+[3:0]×10mV                                                                                             |
|                     | [7:5] | RESERVED        | Reserved bit                                                                                                                                                                                                    |
| 0x0A                | [4:0] | KTON_A          | On-time (T <sub>ON</sub> ) K Factor Setting of rail A.<br>While Reg. Addr 0x0A[4] = 0,<br>KTON = 0.5+[3:0]×0.1<br>While Reg. Addr 0x0A[4] = 1,<br>KTON = 1.2+[3:0]×0.1                                          |
| 0x0B                | [6:0] | SPM_DROP_HYS_TH | Set Smart Phase Management (SPM) drop hysteresis of rail A.<br>1LSB = I_OUT_SCALE/192 A                                                                                                                         |
| 0x0C                | [7:0] | SPM_4PH_TH      | Set Smart Phase Management (SPM) 3-phase to 4-phase<br>threshold.<br>1LSB = I_OUT_SCALE/192 A                                                                                                                   |
| 0x0D                | [7:0] | SPM_3PH_TH      | Set Smart Phase Management (SPM) 2-phase to 3-phase<br>threshold.<br>1LSB = I_OUT_SCALE/192 A                                                                                                                   |
| 0x0E                | [7:0] | SPM_2PH_TH      | Set Smart Phase Management (SPM) 1-phase to 2-phase<br>threshold.<br>1LSB = I_OUT_SCALE/192 A                                                                                                                   |



| Register<br>Address | Bits  | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0F                | [7:4] | VID_DEFAULT_VOLTAGE_B | Default voltage setting of rail B. SVI3 register 0x08[3:0].<br>[7:4] = 0000: VBOOT = 0.0V, [7:4] = 0001: VBOOT = 0.5V,<br>[7:4] = 0010: VBOOT = 0.6V, [7:4] = 0011: VBOOT = 0.7V,<br>[7:4] = 0100: VBOOT = 0.8V, [7:4] = 0101: VBOOT = 0.9V,<br>[7:4] = 0110: VBOOT = 1.0V, [7:4] = 0111: VBOOT = 1.1V,<br>[7:4] = 1000: VBOOT = 1.2V, [7:4] = 1001: VBOOT = 1.3V,<br>[7:4] = 1010: VBOOT = 1.4V, [7:4] = 1011: VBOOT = 1.5V,<br>[7:4] = 1100: VBOOT = 1.8V, [7:4] = 1111: VBOOT = 2.0V,<br>[7:4] = 1110: VBOOT = 2.5V, [7:4] = 1111: VBOOT = 2.8V. |
|                     | [3:2] | DEFAULT_SLEW_RATE_B   | Default slew rate setting of rail B. SVI3 register 0x08[5:4].<br>[3:2] = 00: SR = 2.5mV/μs,<br>[3:2] = 01: SR = 10mV/μs,<br>[3:2] = 10: SR = 20mV/μs,<br>[3:2] = 11: SR = 40mV/μs.                                                                                                                                                                                                                                                                                                                                                                  |
|                     | [1:0] | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x10                | [7:0] | OCP_THRESH_B          | Overcurrent protection threshold level of rail B. SVI3 register<br>0x27[7:0].<br>[7:0] = 00h: Disabled(no OCP)<br>OCP_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                                                                                                                                                                                                                                                                                              |
| 0x11                | [7:0] | OCP_WARN_THRESH_B     | Overcurrent warning threshold level of rail B. SVI3 register<br>0x28[7:0].<br>[7:0] = 00h: Disabled<br>OCP_WARN_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                                                                                                                                                                                                                                                                                                    |
|                     | [7:3] | OCP_WARN_MIN_PULSE_B  | Minimum asserted pulse width of OCP_WARN signal of rail B.<br>SVI3 register 0x29[7:3].<br>Minimum pulse(ns) = [7:3]×500                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x12                | [2:0] | OCP_FAULT_DELAY_B     | Set continuous time that current must exceed OCP_THRESH_B<br>before triggering fault. SVI3 register 0x29[2:0]<br>[2:0] = 000: Instantaneous fault.<br>OCP Fault delay(us) = [2:0]×5                                                                                                                                                                                                                                                                                                                                                                 |
|                     | [7]   | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                     | [6:4] | LPF_LIMIT_B           | High-frequency-ACLL voltage compensation threshold of rail B.<br>[6:4] = 000: Disable, [6:4] = 001: 100mV,<br>[6:4] = 010: 125mV, [6:4] = 011: 150mV,<br>[6:4] = 100: 175mV, [6:4] = 101: 200mV,<br>[6:4] = 110: 225mV, [6:4] = 111: 250mV.                                                                                                                                                                                                                                                                                                         |
| 0.15                | [3]   | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                     | [2:0] | FLRAMP_TH_B           | Select floating ramp threshold of rail B.<br>[2:0] = 000: 25mV, [2:0] = 001: 75mV,<br>[2:0] = 010: 125mV, [2:0] = 011: Disable,<br>[2:0] = 100: 50mV, [2:0] = 101: 100mV,<br>[2:0] = 110: 150mV, [2:0] = 111: Disable.                                                                                                                                                                                                                                                                                                                              |

### RICHTEK

| Register<br>Address | Bits  | Symbol        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7]   | RESERVED      | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                     | [6:4] | Ai_B          | Current gain setting of rail B.<br>Ai_B = 0.125+[6:4]x0.125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                     | [3]   | RESERVED      | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0x14 [2:0]          | [2:0] | ANTIOVS_TH_B  | ANTIOVS for reduction of overshoot at loading falling edge. Set<br>trigger level of rail B.<br>[2:0] = 000: 90mV, [2:0] = 001: 120mV,<br>[2:0] = 010: 150mV, [2:0] = 011: 180mV,<br>[2:0] = 100: 210mV, [2:0] = 101: 240mV,<br>[2:0] = 110: Disable, [2:0] = 111: Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     | [7:5] | RESERVED      | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0x15                | [4:0] | AQR_TH_B      | AQR starting trigger threshold of rail B.<br>[4:0] = 00h: 240mV, [4:0] = 01h: 320mV,<br>[4:0] = 02h: 400mV, [4:0] = 03h: 480mV,<br>[4:0] = 04h: 560mV, [4:0] = 05h: 640mV,<br>[4:0] = 06h: 720mV, [4:0] = 07h: 800mV,<br>[4:0] = 08h: 880mV, [4:0] = 09h: 960mV,<br>[4:0] = 0Ah: 1040mV, [4:0] = 0Bh: 1120mV,<br>[4:0] = 0Ch: 1200mV, [4:0] = 0Dh: 1280mV,<br>[4:0] = 0Ch: Disable, [4:0] = 0Fh: Disable,<br>[4:0] = 10h: 720mV, [4:0] = 11h: 800mV,<br>[4:0] = 12h: 880mV, [4:0] = 13h: 960mV,<br>[4:0] = 14h: 1040mV, [4:0] = 15h: 1120mV,<br>[4:0] = 16h: 1200mV, [4:0] = 17h: 1280mV,<br>[4:0] = 18h: 1360mV, [4:0] = 19h: 1440mV,<br>[4:0] = 1Ah: 1520mV, [4:0] = 1Bh: 1600mV,<br>[4:0] = 1Ch: 1680mV, [4:0] = 1Dh: 1760mV,<br>[4:0] = 1Eh: Disable, [4:0] = 1Fh: Disable. |
|                     | [7:6] | RESERVED      | [7:6] = 00. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                     | [5:4] | SRKTON_PSI3_B | <b>Shrink T<sub>ON</sub> in PSI3 of rail B.</b><br>[5:4] = 00: 85%, [5:4] = 01: 75%,<br>[5:4] = 10: 66%, [5:4] = 11: 100%(Disable).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x16                | [3:0] | KTON_B        | On-time ( $T_{ON}$ ) K Factor Setting of rail B.<br>[3:0] = 0000: 0.73, [3:0] = 0001: 0.82,<br>[3:0] = 0010: 0.91, [3:0] = 0011: 1.00,<br>[3:0] = 0100: 1.09, [3:0] = 0101: 1.18,<br>[3:0] = 0110: 1.27, [3:0] = 0111: 1.36,<br>[3:0] = 1000: 1.55, [3:0] = 1001: 1.64,<br>[3:0] = 1010: 1.73, [3:0] = 1011: 1.82,<br>[3:0] = 1100: 2.00, [3:0] = 1101: 2.18,<br>[3:0] = 1110: 2.36, [3:0] = 1111: 2.55.                                                                                                                                                                                                                                                                                                                                                                        |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



| Register<br>Address | Bits  | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x17                | [7:4] | VID_DEFAULT_VOLTAGE_C | Default voltage setting of rail C. SVI3 register 0x08[3:0].<br>[7:4] = 0000: VBOOT = 0.0V, [7:4] = 0001: VBOOT = 0.5V,<br>[7:4] = 0010: VBOOT = 0.6V, [7:4] = 0011: VBOOT = 0.7V,<br>[7:4] = 0100: VBOOT = 0.8V, [7:4] = 0101: VBOOT = 0.9V,<br>[7:4] = 0110: VBOOT = 1.0V, [7:4] = 0111: VBOOT = 1.1V,<br>[7:4] = 1000: VBOOT = 1.2V, [7:4] = 1001: VBOOT = 1.3V,<br>[7:4] = 1010: VBOOT = 1.4V, [7:4] = 1011: VBOOT = 1.5V,<br>[7:4] = 1100: VBOOT = 1.8V, [7:4] = 1111: VBOOT = 2.0V,<br>[7:4] = 1110: VBOOT = 2.5V, [7:4] = 1111: VBOOT = 2.8V. |
|                     | [3:2] | DEFAULT_SLEW_RATE_C   | Default slew rate setting of rail C. SVI3 register 0x08[5:4].<br>[3:2] = 00: SR = 2.5mV/μs,<br>[3:2] = 01: SR = 10mV/μs,<br>[3:2] = 10: SR = 20mV/μs,<br>[3:2] = 11: SR = 40mV/μs.                                                                                                                                                                                                                                                                                                                                                                  |
|                     | [1:0] | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x18                | [7:0] | OCP_THRESH_C          | Overcurrent protection threshold level of rail C. SVI3 register<br>0x27[7:0].<br>[7:0] = 00h: Disabled(no OCP)<br>OCP_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                                                                                                                                                                                                                                                                                              |
| 0x19                | [7:0] | OCP_WARN_THRESH_C     | Overcurrent warning threshold level of rail C. SVI3 register<br>0x28[7:0].<br>[7:0] = 00h: Disabled<br>OCP_WARN_THRESH(A) = [7:0]×4×MAX_CURRENT/512<br>Note: MAX_CURRENT = 3FFh of selected output current scale                                                                                                                                                                                                                                                                                                                                    |
|                     | [7:3] | OCP_WARN_MIN_PULSE_C  | Minimum asserted pulse width of OCP_WARN signal of rail C.<br>SVI3 register 0x29[7:3].<br>Minimum pulse(ns) = [7:3]×500                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x1A                | [2:0] | OCP_FAULT_DELAY_C     | Set continuous time that current must exceed OCP_THRESH_C<br>before triggering fault. SVI3 register 0x29[2:0]<br>[2:0] = 000: Instantaneous fault.<br>OCP Fault delay(us) = [2:0]×5                                                                                                                                                                                                                                                                                                                                                                 |
|                     | [7]   | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                     | [6:4] | LPF_LIMIT_C           | High-frequency-ACLL voltage compensation threshold of rail C.<br>[6:4] = 000: Disable, [6:4] = 001: 100mV,<br>[6:4] = 010: 125mV, [6:4] = 011: 150mV,<br>[6:4] = 100: 175mV, [6:4] = 101: 200mV,<br>[6:4] = 110: 225mV, [6:4] = 111: 250mV.                                                                                                                                                                                                                                                                                                         |
| UNID                | [3]   | RESERVED              | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                     | [2:0] | FLRAMP_TH_C           | Select floating ramp threshold of rail C.<br>[2:0] = 000: 25mV, [2:0] = 001: 75mV,<br>[2:0] = 010: 125mV, [2:0] = 011: Disable,<br>[2:0] = 100: 50mV, [2:0] = 101: 100mV,<br>[2:0] = 110: 150mV, [2:0] = 111: Disable.                                                                                                                                                                                                                                                                                                                              |

### RICHTEK

| Register<br>Address | Bits  | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|-------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7]   | RESERVED     | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                     | [6:4] | Ai_C         | <b>Current gain setting of rail C.</b><br>Ai_C = 0.125+[6:4]x0.125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                     | [3]   | RESERVED     | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1C                | [2:0] | ANTIOVS_TH_C | ANTIOVS for reduction of overshoot at loading falling edge. Set<br>trigger level of rail C.<br>[2:0] = 000: 90mV, [2:0] = 001: 120mV,<br>[2:0] = 010: 150mV, [2:0] = 011: 180mV,<br>[2:0] = 100: 210mV, [2:0] = 101: 240mV,<br>[2:0] = 110: Disable, [2:0] = 111: Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                     | [7:5] | RESERVED     | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1D                | [4:0] | AQR_TH_C     | AQR starting trigger threshold of rail C.<br>[4:0] = 00h: 240mV, [4:0] = 01h: 320mV,<br>[4:0] = 02h: 400mV, [4:0] = 03h: 480mV,<br>[4:0] = 04h: 560mV, [4:0] = 05h: 640mV,<br>[4:0] = 06h: 720mV, [4:0] = 07h: 800mV,<br>[4:0] = 08h: 880mV, [4:0] = 09h: 960mV,<br>[4:0] = 0Ah: 1040mV, [4:0] = 0Bh: 1120mV,<br>[4:0] = 0Ch: 1200mV, [4:0] = 0Bh: 1120mV,<br>[4:0] = 0Ch: 1200mV, [4:0] = 0Dh: 1280mV,<br>[4:0] = 0Ch: Disable, [4:0] = 0Fh: Disable,<br>[4:0] = 10h: 720mV, [4:0] = 11h: 800mV,<br>[4:0] = 12h: 880mV, [4:0] = 13h: 960mV,<br>[4:0] = 14h: 1040mV, [4:0] = 15h: 1120mV,<br>[4:0] = 16h: 1200mV, [4:0] = 17h: 1280mV,<br>[4:0] = 18h: 1360mV, [4:0] = 19h: 1440mV,<br>[4:0] = 1Ah: 1520mV, [4:0] = 1Bh: 1600mV,<br>[4:0] = 1Ch: 1680mV, [4:0] = 1Dh: 1760mV,<br>[4:0] = 1Eh: Disable, [4:0] = 1Fh: Disable. |

| Register<br>Address | Bits  | Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7:6] | RESERVED          | [7:6] = 00. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [5:<br>0x1E<br>[3:  | [5:4] | SRKTON_PSI3_C     | <b>Shrink T</b> <sub>ON</sub> <b>in PSI3 of rail C.</b><br>[5:4] = 00: 85%, [5:4] = 01: 75%,<br>[5:4] = 10: 66%, [5:4] = 11: 100%(Disable).                                                                                                                                                                                                                                                                                                                                    |
|                     | [3:0] | KTON_C            | On-time (T <sub>ON</sub> ) K Factor Setting of rail C.<br>[ $3:0$ ] = 0000: 0.73, [ $3:0$ ] = 0001: 0.82,<br>[ $3:0$ ] = 0010: 0.91, [ $3:0$ ] = 0011: 1.00,<br>[ $3:0$ ] = 0100: 1.09, [ $3:0$ ] = 0101: 1.18,<br>[ $3:0$ ] = 0110: 1.27, [ $3:0$ ] = 0111: 1.36,<br>[ $3:0$ ] = 1000: 1.55, [ $3:0$ ] = 1001: 1.64,<br>[ $3:0$ ] = 1010: 1.73, [ $3:0$ ] = 1011: 1.82,<br>[ $3:0$ ] = 1100: 2.00, [ $3:0$ ] = 1101: 2.18,<br>[ $3:0$ ] = 1110: 2.36, [ $3:0$ ] = 1111: 2.55. |
|                     | [7:6] | RESERVED          | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x1F                | [5]   | TSEN_C            | <b>Temperature source selection for rail C.</b><br>[5] = 0: External NTC thermistor(NTC is 100kΩ/Beta = 4250),<br>[5] = 1: Smart Power Stage(SPS) temperature sensor. (+8mV/0°C<br>with an offset of 0.6V at 0°C.                                                                                                                                                                                                                                                              |
|                     | [4]   | EN_SPS_C          | Enable/Disable rail C SPS function. If using the Smart Power<br>Stage (SPS) modules, this bit needs to be set as 1'b.<br>[4] = 0: Disable (DCR or Rshunt),<br>[4] = 1: Enable (SPS).                                                                                                                                                                                                                                                                                           |
|                     | [3]   | TSEN_B            | <b>Temperature source selection for rail B.</b><br>[3] = 0: External NTC thermistor(NTC is $100k\Omega$ /Beta = 4250),<br>[3] = 1: Smart Power Stage(SPS) temperature sensor. (+8mV/0°C with an offset of 0.6V at 0°C.                                                                                                                                                                                                                                                         |
|                     | [2]   | EN_SPS_B          | Enable/Disable rail B SPS function. If using the Smart Power<br>Stage (SPS) modules, this bit needs to be set as 1'b.<br>[2] = 0: Disable(DCR or Rshunt),<br>[2] = 1: Enable (SPS).                                                                                                                                                                                                                                                                                            |
|                     | [1]   | TSEN_A            | <b>Temperature source selection for rail A.</b><br>[1] = 0: External NTC thermistor(NTC is 100kΩ/Beta = 4250),<br>[1] = 1: Smart Power Stage(SPS) temperature sensor. (+8mV/0 °C<br>with an offset of 0.6V at 0 °C.                                                                                                                                                                                                                                                            |
|                     | [0]   | EN_SPS_A          | Enable/Disable rail A SPS function. If using the Smart Power<br>Stage (SPS) modules, this bit needs to be set as 1'b.<br>[0] = 0: Disable(DCR or Rshunt),<br>[0] = 1: Enable (SPS).                                                                                                                                                                                                                                                                                            |
|                     | [7:5] | RESERVED          | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                     | [4]   | P_SYS_MAX_Voltage | <b>PSYS voltage range selection.</b><br>[4] = 0: 1.6V,<br>[4] = 1: 3.2V.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0.00                | [3]   | RESERVED          | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x20 -              | [2:0] | P_SYS_SCALE       | System power scale. SVI3 register 0x0C[2:0].<br>[2:0] = 000: Custom Scale(Reserved),<br>[2:0] = 001: Scale 1, [2:0] = 010: Scale 2,<br>[2:0] = 011: Scale 3, [2:0] = 100: Scale 4,<br>[2:0] = 101: Scale 5, [2:0] = 110: Scale 6,<br>[2:0] = 111: Scale 7.                                                                                                                                                                                                                     |

### RICHTEK

| Register<br>Address | Bits  | Symbol        | Description                                                                                                                                                                                                                                                               |
|---------------------|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | [7:6] | I_OUT_SCALE_C | <b>Output current scale setting of rail C. SVI3 register 0x09[5:3].</b><br>[7:6] = 00: Custom Scale, [7:6] = 01: Scale1,<br>[7:6] = 10: Scale2, [7:6] = 11: Scale3.                                                                                                       |
|                     | [5:4] | I_OUT_SCALE_B | <b>Output current scale setting of rail B. SVI3 register 0x09[5:3].</b><br>[5:4] = 00: Custom Scale, [5:4] = 01: Scale1,<br>[5:4] = 10: Scale2, [5:4] = 11: Scale3.                                                                                                       |
| 0x21                | [3]   | RESERVED      | Reserved bit                                                                                                                                                                                                                                                              |
| (;                  | [2:0] | I_OUT_SCALE_A | Output current scale setting of rail A. SVI3 register<br>0x09[5:3].<br>[2:0] = 000: Custom Scale, [2:0] = 001: Scale1,<br>[2:0] = 010: Scale2, [2:0] = 011: Scale3,<br>[2:0] = 100: Scale4, [2:0] = 101: Scale5,<br>[2:0] = 110: Scale6, [2:0] = 111: Scale7.             |
|                     | [7:6] | SLL_RATIO_A   | Short-term voltage target ratio of rail A for AC transient.<br>Short_term_voltage_target = VID- $\Delta I_{cc} \times R_{LL} \times SLL_RATIO_A$<br>[7:6] = 00: 100%(Normal), [7:6] = 01: 95%,<br>[7:6] = 10: 90%, [7:6] = 11: 50%.                                       |
| 0x22                | [5:0] | ZCD_TH_A      | Detect whether each phase current crosses zero current of<br>rail A. Set trigger level.<br>[5]: sign bit, 0 is positive.<br>[4:0]: 0.2083mV/step<br>Ex.<br>[5:0] = 01h, ZCD_TH_A = 0.2083mV.<br>[5:0] = 00h or 20h, ZCD_TH_A = 0mV.<br>[5:0] = 21h, ZCD_TH_A = -0.2083mV. |
| 0x23                | [7:0] | RESERVED      | [7:0] = E1h. All other combinations are not defined.                                                                                                                                                                                                                      |
| -                   | [7:5] | RESERVED      | [7:5] = 001. All other combinations are not defined.                                                                                                                                                                                                                      |
| 0x25                | [4:0] | AQR_TH_A      | AQR starting trigger threshold in multi-phase operation of<br>rail A.<br>[4:0] = 1Fh: Disabled<br>AQR_TH = 240mV+[4:0]×80mV                                                                                                                                               |
| 0x26                | [7:0] | RESERVED      | [7:0] = 70h. All other combinations are not defined.                                                                                                                                                                                                                      |
| 0x28                | [7:6] | INC_TON_TH_A  | Setting increase T <sub>ON</sub> threshold of rail A.<br>[7:6] = 00: 2.4V + 150mV, [7:6] = 01: 2.4V + 200mV,<br>[7:6] = 10: 2.4V + 250mV, [7:6] = 11: 2.4V + 300mV.                                                                                                       |
|                     | [5:0] | RESERVED      | [5:0] = 20h. All other combinations are not defined.                                                                                                                                                                                                                      |
| 0x29                | [7:5] | AR_TH_1PH_A   | Adaptive ramp trigger threshold in 1-phase of rail A.<br>[7:5] = 000: 125mV, [7:5] = 001: 150mV,<br>[7:5] = 010: 175mV, [7:5] = 011: Disable,<br>[7:5] = 100: 200mV, [7:5] = 101: 225mV,<br>[7:5] = 110: 250mV, [7:5] = 111: Disable,                                     |
|                     | [4:0] | AQR_TH_1PH_A  | AQR starting trigger threshold in 1-phase operation of rail<br>A.<br>[4:0] = 1Fh: Disabled<br>AOR TH = 40mV+[4:0]×40mV                                                                                                                                                    |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

| Register<br>Address | Bits  | Symbol         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x2B                | [7:0] | RESERVED       | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x2C                | [7:6] | QR_WD_1PH_A    | <b>Setting fixed QR width in 1-phase of rail A.</b><br>[7:6] = 00: 0.5xT <sub>ON</sub> , [7:6] = 01: 0.75xT <sub>ON</sub> ,<br>[7:6] = 10: 1.0xT <sub>ON</sub> , [7:6] = 11: 1.25 x T <sub>ON</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                     | [5:2] | RESERVED       | [5:2] = 1100. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                     | [1:0] | Reset_LPF_TH_A | Setting reset LPF threshold of rail A.<br>[1:0] = 00: $0.5\mu$ A, [1:0] = 01: $1.0\mu$ A,<br>[1:0] = 10: $1.5\mu$ A, [1:0] = 11: $2.0\mu$ A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                     | [7]   | VOTF_LIFT_TH_A | Voltage on the Fly (VOTF) compensation during VOTF ramp up of Rail A. Refer to Reg. Addr 0x2D[3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                     | [6:4] | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x2D                | [3:0] | VOTF_LIFT_TH_A | Voltage on the Fly (VOTF) compensation during VOTF ramp<br>up of rail A.<br>While Reg. Addr 0x2D[7] = 0,<br>[3:0] = 0000: Disable, [3:0] = 0001: $2\mu$ A,<br>[3:0] = 0010: $3\mu$ A, [3:0] = 0011: $4\mu$ A,<br>[3:0] = 0100: $5\mu$ A, [3:0] = 0101: $6\mu$ A,<br>[3:0] = 0110: $7\mu$ A, [3:0] = 0111: $8\mu$ A,<br>[3:0] = 1000: $9\mu$ A, [3:0] = 1001: $10\mu$ A,<br>[3:0] = 1010: $12\mu$ A, [3:0] = 1011: $14\mu$ A,<br>[3:0] = 1100: $16\mu$ A, [3:0] = 1101: $18\mu$ A,<br>[3:0] = 1110: $20\mu$ A, [3:0] = 1111: $24\mu$ A,<br>While Reg. Addr 0x2D[7] = 1,<br>[3:0] = 0000: Disable, [3:0] = 0001: $1\mu$ A,<br>[3:0] = 0100: $2.5\mu$ A, [3:0] = 0111: $3\mu$ A,<br>[3:0] = 0110: $3.5\mu$ A, [3:0] = 0111: $4\mu$ A,<br>[3:0] = 1010: $4.5\mu$ A, [3:0] = 1001: $5\mu$ A,<br>[3:0] = 1010: $6\mu$ A, [3:0] = 1011: $7\mu$ A,<br>[3:0] = 1100: $8\mu$ A, [3:0] = 1101: $9\mu$ A,<br>[3:0] = 1110: $10\mu$ A, [3:0] = 1111: $12\mu$ A, |
| 0x2E                | [7:6] | SLL_RATIO_B    | Short-term voltage target ratio of rail B at AC transient .<br>Short_term_voltage_target = VID- $\Delta I_{cc} \times R_{LL} \times SLL_RATIO_B$<br>[7:6] = 00: 100%(Normal), [7:6] = 01: 84%,<br>[7:6] = 10: 76%, [7:6] = 11: 60%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                     | [5:0] | ZCD_TH_B       | Detect whether each phase current crosses zero current of<br>rail B. Set trigger level.<br>ZCD_TH = -4mV+[5:0]×0.125mV<br>Ex.<br>[5:0] = 00h, ZCD_TH = -4mV<br>[5:0] = 20h, ZCD_TH = 0mV<br>[5:0] = 3Fh, ZCD_TH = 3.875mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x2F                | [7:0] | RESERVED       | [7:0] = 71h. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x30                | [7]   | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                     | [6:4] | AR_TH_B        | Adaptive ramp trigger threshold of rail B.<br>[6:4] = 000: Disable, [6:4] = 001: 100mV,<br>[6:4] = 010: 125mV, [6:4] = 011: 150mV,<br>[6:4] = 100: 175mV, [6:4] = 101: 200mV,<br>[6:4] = 110: 225mV, [6:4] = 111: 250mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                     | [3:0] | RESERVED       | [3:0] = 2h. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### RICHTEK

| Register<br>Address | Bits  | Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------|-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31                | [7:5] | RESERVED          | [7:5] = 000. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     | [4]   | EN_EXTEND_TON_B   | Enable/Disable Extend T <sub>ON</sub> width of rail B.<br>[4] = 0: Disable,<br>[4] = 1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                     | [3:2] | INC_TON_TH_B      | Setting increase T <sub>ON</sub> threshold of rail B.<br>[3:2] = 00: 2.4V + 150mV, [3:2] = 01: 2.4V + 200mV,<br>[3:2] = 10: 2.4V + 250mV, [3:2] = 11: 2.4V + 300mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                     | [1:0] | SEL_EXTD_TON_WD_B | Selection extend T <sub>ON</sub> width of rail B<br>[1:0] = 00: 2.66 x T <sub>ON</sub> , [1:0] = 01: 2.00 x T <sub>ON</sub> ,<br>[1:0] = 10: 1.60 x T <sub>ON</sub> , [1:0] = 11: 1.33 x T <sub>ON</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                     | [7:6] | RESERVED          | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                     | [5:4] | VOTF_LIFT_TH_B    | Voltage on the Fly (VOTF) compensation during VOTF ramp up of rail A. Refer to Reg. Addr 0x32[2:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                     | [3]   | RESERVED          | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x32                | [2:0] | VOTF_LIFT_TH_B    | Voltage on the Fly (VOTF) compensation during VOTF ramp<br>up of rail B.<br>While Reg. Addr 0x32[5:4] = 00,<br>[2:0] = 000: Disable, [2:0] = 001: 0.125 $\mu$ A,<br>[2:0] = 010: 0.25 $\mu$ A, [2:0] = 011: 0.375 $\mu$ A,<br>[2:0] = 100: 0.5 $\mu$ A, [2:0] = 101: 0.625 $\mu$ A,<br>[2:0] = 110: 0.875 $\mu$ A, [2:0] = 111: 1.25 $\mu$ A.<br>While Reg. Addr 0x32[5:4] = 01,<br>[2:0] = 000: Disable, [2:0] = 001: 0.25 $\mu$ A,<br>[2:0] = 010: 0.50 $\mu$ A, [2:0] = 011: 0.75 $\mu$ A,<br>[2:0] = 100: 1.00 $\mu$ A, [2:0] = 101: 1.25 $\mu$ A,<br>[2:0] = 100: 1.00 $\mu$ A, [2:0] = 101: 1.25 $\mu$ A,<br>[2:0] = 110: 1.75 $\mu$ A, [2:0] = 111: 2.50 $\mu$ A.<br>While Reg. Addr 0x32[5:4] = 10,<br>[2:0] = 000: Disable, [2:0] = 001: 0.3125 $\mu$ A,<br>[2:0] = 010: 0.625 $\mu$ A, [2:0] = 011: 0.9375 $\mu$ A,<br>[2:0] = 100: 1.25 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A.<br>While Reg. Addr 0x32[5:4] = 11,<br>[2:0] = 000: Disable, [2:0] = 001: 0.625 $\mu$ A,<br>[2:0] = 110: 2.1875 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A.<br>While Reg. Addr 0x32[5:4] = 11,<br>[2:0] = 000: Disable, [2:0] = 001: 0.625 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 110: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A, |
| 0x33                | [7:2] | RESERVED          | [7:2] = 001000. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                     | [1:0] | QR_WD_B           | Setting QR width of rail B.<br>[1:0] = 00: 0.4×T <sub>ON</sub> , [1:0] = 01: 0.55×T <sub>ON</sub> ,<br>[1:0] = 10: 0.75×T <sub>ON</sub> , [1:0] = 11: 0.92×T <sub>ON</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
### **RT3674AE**

| Register<br>Address | Bits  | Symbol            | Description                                                                                            |  |  |
|---------------------|-------|-------------------|--------------------------------------------------------------------------------------------------------|--|--|
|                     |       |                   | Enable zero load-line of rail B.                                                                       |  |  |
|                     | [7]   | EN_0LL_B          | [7] = 0: Disable 0LL.                                                                                  |  |  |
|                     |       |                   | [/] = 1: Enable ULL.                                                                                   |  |  |
|                     | [6]   |                   | [6] = 0.  Disable                                                                                      |  |  |
|                     | [0]   |                   | [6] = 1: Enable.                                                                                       |  |  |
| 0x34                |       |                   | Enable/Disable SSOCP function of rail B.                                                               |  |  |
|                     | [5]   | EN_SSOCP_B        | [5] = 0: Disable,                                                                                      |  |  |
|                     |       |                   | [5] = 1: Enable                                                                                        |  |  |
|                     | [4]   |                   | AEAGM gain setting of rail B.                                                                          |  |  |
|                     | [4]   |                   | [4] = 0.2/3.<br>[4] = 1.1                                                                              |  |  |
|                     | [3:0] | RESERVED          | Reserved bit                                                                                           |  |  |
|                     |       |                   | Short-term voltage target ratio of rail C at AC transient .                                            |  |  |
|                     | [7:6] | SLL_RATIO_C       | Short_term_voltage_target = $VID-\Delta I_{cc} \times R_{LL} \times SLL_RATIO_C$                       |  |  |
|                     | [7.0] |                   | [7:6] = 00: 100%(Normal), [7:6] = 01: 84%,                                                             |  |  |
|                     |       |                   | [7:6] = 10: 76%, [7:6] = 11: 60%.                                                                      |  |  |
|                     |       |                   | rail C. Set trigger level                                                                              |  |  |
| 0x35                |       |                   | ZCD TH = $-4mV + [5:0] \times 0.125mV$                                                                 |  |  |
|                     | 15.01 |                   | Ex.                                                                                                    |  |  |
|                     | [5:0] |                   | [5:0] = 00h, ZCD_TH = -4mV                                                                             |  |  |
|                     |       |                   | [5:0] = 20h, ZCD_TH = 0mV                                                                              |  |  |
|                     |       |                   | [5:0] = 24h, ZCD_TH = 0.5mV                                                                            |  |  |
|                     |       |                   | [5:0] = 3Fn, 2CD_TH = 3.875mV                                                                          |  |  |
| 0x36                | [7:0] |                   | [7:0] = 71h. All other combinations are not defined.                                                   |  |  |
|                     | [7]   | RESERVED          | Reserved bit                                                                                           |  |  |
|                     |       |                   | Adaptive ramp trigger threshold of rail C.                                                             |  |  |
| 0.27                | [6:4] |                   | [6:4] = 000: Disable, $[6:4] = 001$ : 100mV,<br>[6:4] = 010: 125mV/ $[6:4] = 011$ : 150mV/             |  |  |
| 0x37                |       | AR_IH_C           | [6.4] = 010. $125mV$ , $[6.4] = 011$ . $150mV$ ,                                                       |  |  |
|                     |       |                   | [6:4] = 110: 225mV, [6:4] = 111: 250mV.                                                                |  |  |
|                     | [3:0] | RESERVED          | [3:0] = 2h. All other combinations are not defined.                                                    |  |  |
|                     | [7:5] | RESERVED          | [7:5] = 000. All other combinations are not defined.                                                   |  |  |
|                     |       |                   | Enable/Disable Extend TON width of rail C.                                                             |  |  |
|                     | [4]   | EN_EXTEND_TON_C   | [4] = 0: Disable,                                                                                      |  |  |
|                     |       |                   | [4] = 1: Enable.                                                                                       |  |  |
| 0x38                | 10.01 | INC_TON_TH_C      | Setting increase $T_{ON}$ threshold of rail C.                                                         |  |  |
|                     | [3:2] |                   | [3.2] = 00.2.47 + 130007, [3.2] = 01.2.47 + 200007, [3.2] = 10.2.47 + 200007, [3.2] = 11.2.47 + 200007 |  |  |
|                     |       |                   | Selection extend $T_{ON}$ width of rail C                                                              |  |  |
|                     | [1:0] | SEL EXTD TON WD C | [1:0] = 00: 2.66 x T <sub>ON</sub> , [1:0] = 01: 2.00 x T <sub>ON</sub> ,                              |  |  |
|                     |       |                   | [1:0] = 10: 1.60 x T <sub>ON</sub> , [1:0] = 11: 1.33 x T <sub>ON</sub>                                |  |  |

### RICHTEK

| Register<br>Address | Bits  | Symbol         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------------------|-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                     | [7:6] | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                     | [5:4] | VOTF_LIFT_TH_C | Voltage on the Fly (VOTF) compensation during VOTF ramp up of rail C. Refer to Reg. Addr 0x39[2:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                     | [3]   | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 0x39                | [2:0] | VOTF_LIFT_TH_C | Voltage on the Fly (VOTF) compensation during VOTF ramp<br>up of rail C.<br>While Reg. Addr 0x39[5:4] = 00,<br>[2:0] = 000: Disable, [2:0] = 001: 0.125 $\mu$ A,<br>[2:0] = 010: 0.25 $\mu$ A, [2:0] = 011: 0.375 $\mu$ A,<br>[2:0] = 100: 0.5 $\mu$ A, [2:0] = 101: 0.625 $\mu$ A,<br>[2:0] = 110: 0.875 $\mu$ A, [2:0] = 111: 1.25 $\mu$ A.<br>While Reg. Addr 0x39[5:4] = 01,<br>[2:0] = 000: Disable, [2:0] = 001: 0.25 $\mu$ A,<br>[2:0] = 010: 0.50 $\mu$ A, [2:0] = 011: 0.75 $\mu$ A,<br>[2:0] = 100: 1.00 $\mu$ A, [2:0] = 101: 1.25 $\mu$ A,<br>[2:0] = 100: 1.00 $\mu$ A, [2:0] = 101: 1.25 $\mu$ A,<br>[2:0] = 110: 1.75 $\mu$ A, [2:0] = 111: 2.50 $\mu$ A.<br>While Reg. Addr 0x39[5:4] = 10,<br>[2:0] = 000: Disable, [2:0] = 001: 0.3125 $\mu$ A,<br>[2:0] = 010: 0.625 $\mu$ A, [2:0] = 011: 0.9375 $\mu$ A,<br>[2:0] = 100: 1.25 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A.<br>While Reg. Addr 0x39[5:4] = 11,<br>[2:0] = 000: Disable, [2:0] = 001: 0.625 $\mu$ A,<br>[2:0] = 110: 2.1875 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 100: 1.25 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 100: 2.50 $\mu$ A, [2:0] = 101: 3.125 $\mu$ A,<br>[2:0] = 100: 2.50 $\mu$ A, [2:0] = 111: 3.125 $\mu$ A,<br>[2:0] = 100: 2.50 $\mu$ A, [2:0] = 101: 3.125 $\mu$ A,<br>[2:0] = 100: 2.50 $\mu$ A, [2:0] = 101: 3.125 $\mu$ A,<br>[2:0] = 100: 2.50 $\mu$ A, [2:0] = 101: 3.125 $\mu$ A, |  |  |
|                     | [7:2] | RESERVED       | [7:2] = 001000h. All other combinations are not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 0x3A                | [1:0] | QR_WD_C        | Setting QR width of rail C.<br>[5:4] = 00: 0.4×T <sub>ON</sub> , [5:4] = 01: 0.55×T <sub>ON</sub> ,<br>[5:4] = 10: 0.75×T <sub>ON</sub> , [5:4] = 11: 0.92×T <sub>ON</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                     | [7]   | EN_0LL_C       | Enable zero load-line of rail C.<br>[7] = 0: Disable 0LL.<br>[7] = 1: Enable 0LL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                     | [6]   | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 0x3B                | [5]   | EN_SSOCP_C     | Enable/Disable SSOCP function of rail C.<br>[5] = 0: Disable,<br>[5] = 1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                     | [4]   | AEAGM_C        | AEAGM gain setting of rail C.<br>[4] = 0: 2/3.<br>[4] = 1: 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                     | [3:0] | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 0x3C                | [7:0] | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 0x3D                | [7:0] | RESERVED       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



| Register<br>Address | Bits  | Symbol                  | Description                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------------------|-------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x3E                | [7:0] | IOUT_TELEMETRY_OFFSET_A | Set IOUT telemetry offset of rail A.<br>[7]: sign bit, 0 is positive. (as part of two's complement)<br>[6:0]: 1LSB = MAX_CURRENT/1023<br>IOUT_TELEMETRY = IMON <sub>ADC</sub> -IOUT_TELEMTERY_OFFSET<br>Note: MAX_CURRENT = 3FFh of selected output current scale<br>[e.g.]<br>01h = +1 LSB<br>FFh = -1 LSB<br>7Fh = +127 LSB<br>80h = -128 LSB |  |  |
| 0x3F                | [7:0] | IOUT_TELEMETRY_OFFSET_B | Set IOUT telemetry offset of rail B.<br>[7]: sign bit, 0 is positive. (as part of two's complement)<br>[6:0]: 1LSB = MAX_CURRENT/1023<br>IOUT_TELEMETRY = IMON <sub>ADC</sub> -IOUT_TELEMTERY_OFFSET<br>Note: MAX_CURRENT = 3FFh of selected output current scale<br>[e.g.]<br>01h = +1 LSB<br>FFh = -1 LSB<br>7Fh = +127 LSB<br>80h = -128 LSB |  |  |
| 0x40                | [7:0] | IOUT_TELEMETRY_OFFSET_C | Set IOUT telemetry offset of rail C.<br>[7]: sign bit, 0 is positive. (as part of two's complement)<br>[6:0]: 1LSB = MAX_CURRENT/1023<br>IOUT_TELEMETRY = IMON <sub>ADC</sub> -IOUT_TELEMTERY_OFFSET<br>Note: MAX_CURRENT = 3FFh of selected output current scale<br>[e.g.]<br>01h = +1 LSB<br>FFh = -1 LSB<br>7Fh = +127 LSB<br>80h = -128 LSB |  |  |
| 0x41                | [7:0] | CODE_VERSION_LSB        | It is used to provide the unique code identifier assigned by the vendor for different customers and different projects.                                                                                                                                                                                                                         |  |  |
| 0x42                | [7:0] | CODE_VERSION_MSB        | It is used to provide the unique code identifier assigned by the vendor for different customers and different projects.                                                                                                                                                                                                                         |  |  |
| 0x43                | [7:0] | Group1 CRC-8 Code       | Group1 Registers CRC code. The Data update when VCC POR or restore NVM. The polynomial is $x^8 + x^2 + x^1 + 1$ .                                                                                                                                                                                                                               |  |  |





|                               | Table 3. Functions that cannot support on-line funing (Group 1) |                            |  |  |  |
|-------------------------------|-----------------------------------------------------------------|----------------------------|--|--|--|
| Register Address              | Function                                                        | Support On-line<br>Tunning |  |  |  |
| 0x00[3:0]                     | SLAVE SEQUENCE                                                  | No                         |  |  |  |
| 0x02,0x0F,0x17                | VID_DEFAULT_VOLTAGE_A/B/C<br>DEFAULT_SLEW_RATE_A/B/C            | No                         |  |  |  |
| 0x03,0x10,0x18                | OCP_THRESH_A/B/C                                                | No                         |  |  |  |
| 0x04,0x11,0x19                | OCP_WARN_THRESH_A/B/C                                           | No                         |  |  |  |
| 0x05,0x12,0x1A                | OCP_WARN_MIN_PULSE_A/B/C<br>OCP_FAULT_DELAY_A/B/C               | No                         |  |  |  |
| 0x08[6:4],0x34[6],0x3B[6]     | EN_DBLR_A/B/C<br>SET_DBLR_PH_A                                  | No                         |  |  |  |
| 0x08[2:0],0x14[6:4],0x1C[6:4] | Ai_A/B/C                                                        | No                         |  |  |  |
| 0x0A[7:5],0x15[7:5],0x1D[7:5] | SVI3_I2C_OVP_DELTA_A/B/C                                        | Νο                         |  |  |  |
| 0x1F[0],0x1F[2],0x1F[4]       | EN_SPS_A/B/C                                                    | Νο                         |  |  |  |
| 0x21                          | IOUT_SCALE                                                      | No                         |  |  |  |
| 0x34[4], 0x3B[4]              | AEAGM_B/C                                                       | No                         |  |  |  |

Table 3. Functions that cannot Support On-line Tuning (Group 1)

### **RT3674AE**

#### **Thermal Monitoring and Indicator**

TSEN pin is available to process thermal monitoring by either NTC thermistor or temperature monitor of the smart power stage and it can be set by NVM.

When NTC thermistor is used as thermal monitoring. TSEN pin voltage =  $80\mu A \times (R1//RNTC+R2)$ , defined as Thermal Voltage, the NTC thermistor network to sense temperature as shown in Figure 4. NTC thermistor is recommended to be placed near the MOSFET, the hottest area in the PCB.

The controller processes the TSEN pin voltage to report temperature telemetry. When the TSEN pin voltage is less than voltage of VRHOT THRESH, the controller asserts the VR HOT bit in the temperature telemetry packet to indicate thermal alert. The VRHOT THRESH can be changed through SVI3 register.

Temperature Register data is updated every 700 µs and the averaging interval is 5.6ms. The resistance accuracy of TSEN network is recommended to be less than 1% error. NTC thermistor is 100k/Beta = 4250 and accuracy is 1%.

When thermal monitoring is implemented by TMON of smart power stage (SPS), the NVM registers of TSEN need to select SPS temperature sensor and the TSEN pin operates as an input terminal to receive the TMON output from SPS. The RT3674AE offers the thermal register of 0.6 V at 0°C and 1.4 V at 100°C with 8 mV/°C typical slope.



### Figure 4. Multi-Function Pin Setting Mechanism for TSEN

#### System Input Power Monitoring (PSYS)

The RT3674AE provides PSYS function to monitor total system power and report to the CPU via SVI3 interface.

The PSYS function is illustrated in Figure 5. PSYS meter measures system input current and outputs a proportional current signal IPSYS. RPSYS is designed for the Psys voltage = 1.6V or 3.2V with maximum IPsys for 100% system input power. The full scale voltage of PSYS can be set by NVM.

System power telemetry consists of a 10-bit encoding that is mapped to eight user-selectable scales. The user-selectable scales can be set by NVM. Pull PSYS pin to VCC can disable PSYS function.



Figure 5. PSYS Function Block Diagram

#### Zero Load-line

The RT3674AE also supports enable zero load-line function. When zero load-line function is enabled, the output voltage is determined only by VID and does not vary with the loading current like load-line system behavior. The RT3674AE adopts AC-droop to effectively suppress load transient ring-back and control overshoot for zero load-line application. Figure 6 shows the condition without AC-droop control. The output voltage without AC-droop control has extra ring-back  $\Delta$ V2 due to C area charge. Figure 7 shows the condition with AC-droop control. While loading occurs, the controller changes VID target to short-term voltage target temporarily. Short-term voltage target is related to transient loading current AICC and can be represented as the following:

Short\_Term\_Voltage\_Target = VID- $\Delta I_{CC} \times R_{II}$ 

The way to set RLL is the same as load-line system. The short-term voltage target reverts to VID target slowly after a period of time. The short-term voltage target can



help inductor current not to exceed loading current too much and then the ring-back  $\Delta V2$  can be suppressed. The overshoot amplitude is reduced to only  $\Delta V3$ .





### **RT3674AE**

### Rail A VR

#### **Current Sense**

RT3674AE supports two different current sense mechanisms, one is DCR current sensing and the other is Smart Power Stage (SPS) current sensing.

#### **DCR Current Sense**

To achieve higher efficiency, the RT3674AE adopts inductor DCR current sensing to get each phase current signal, as illustrated in Figure 8. An external low-pass filter Rx1 and Cx reconstruct the current signal. The low-pass filter time constant Rx1 x Cx should match time constant  $\frac{L}{DCR}$  of inductance and DCR. it is necessary to fine tune Rx1 and Cx for transient performance and current telemetry. If RC network time constant matched inductor time constant, an ideal load transient waveform can be designed. If RC network time constant is larger than inductor time constant  $\frac{L}{DCR}$ , VSEN waveform has a sluggish droop during load transient. If RC network is smaller than inductor time constant  $\frac{L}{DCR}$ , VSEN waveform sags to create an undershooting to fail the specification and mis-trigger overcurrent protections (sum OCP). Figure 9 shows the output waveforms according to the RC network time constant. The Rx1 is highly recommended as two 0603 size resistors in series to enhance the output current telemetry accuracy. The Cx is suggested to be 0.1µF X7R/0603 for low de-rating value at high frequency.

$$I_{CS,PERx} = \frac{V_{CSIN}}{R_{CS.}} = \frac{I_L \times DCR}{R_{CS.}}$$

The Rx<sub>2</sub> is optional to prevent V<sub>CSIN</sub> exceeding current sense amplifier input range. The time constant of  $(Rx_1/Rx_2) \times Cx$  should match  $\frac{L}{DCR}$ .

$$I_{\text{CS,PERx}} = \frac{V_{\text{CSIN}}}{R_{\text{CS.}}} = \frac{I_{\text{L}} \times \text{DCR}}{R_{\text{CS.}}} \times \frac{R_{\text{X2}}}{R_{\text{X1}} + R_{\text{X2}}}$$

The current signal I<sub>CS,PERx</sub> is mirrored for load-line control/current reporting, current balance and zero current. The mirrored current to IMONx pin is 1.25 time of I<sub>CS,PER</sub>

 $I_{IMONx} = A_{MIRROR} \times I_{CS,PERx}, A_{MIRROR} = 1.25$ 

The current sense lines must be routed as differential pair from the inductor to the controller on the same layer.







Figure 9. All Kinds of RC Network Time Constant

| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |
|-----------------------------------------------------------------------|---------|--------------------------------------------------------------|
| DS3674AE-03 July 2023                                                 |         | www.richtek.co                                               |

### RICHTEK

To compensate DCR positive temperature coefficient, conventional current sense method needs an NTC resistor for per phase current loop. The RT3674AE adopts a patented total current sense method that requires only one NTC resistor for thermal compensation. The NTC resistor is designed within IMON resistor network on IMON pin. It is suggested to be placed near the inductor of the first phase.

All phase current signals are gathered to IMON pin and converted to a voltage signal VIMON\_A by RIMON,EQ based on VREF pin. The VREF pin provides 0.6V voltage source (as presented as VVREF) during normal operation. The relationship between VIMON\_A and inductor current ILx is:

VIMON\_A-VVREF

 $= (I_{L1}+I_{L2}+I_{L3}+I_{L4}) \times \frac{DCR}{1K\Omega} \times A_{MIRROR} \times R_{IMON,EQ}$ 

VIMON\_A - VVREF is proportional to output current. VIMON\_A - VVREF is used for output current telemetry and load-line loop-control and sum overcurrent protection. For the telemetry, VIMON\_A - VVREF is averaged by analog low-pass filter and then coded by 10-bit ADC and mapped to user selectable I\_OUT\_SCALE\_A. The I\_OUT\_SCALE\_A can be set by NVM. The RIMON, EQ should be designed according to Max. current of I\_OUT\_SCALE\_A value, that is VIMON\_A - VVREF = 0.4V while (IL1+IL2+IL3+IL4) = Max. current of I\_OUT\_SCALE\_A. The maximum current sense gain error by controller is ±2%.

For load-line loop control, VIMON\_A – VVREF is scaled by Ai, and it can be selected by register Ai\_A. The detailed application is described in the Load-line Setting section.







#### Smart Power Stage (SPS) Current Sense

As SPS current sense is used, the register of EN\_SPS\_A needs to be enabled and ISEN1N\_A operates as the output terminals which offer the reference voltage of 1.3V for the reference inputs of SPS. The ISENxN\_A of each phase is connected by internal and a capacitor of  $0.22\mu$ F to  $1\mu$ F is suggested to be connected between ISEN1N\_A to GND. Figure 11

shows the implementation of SPS current sensing report. The VIMON and current reporting from SPS can be calculated as:

VIMON\_A-VVREF

= (I<sub>OUT\_SPS1</sub>+I<sub>OUT\_SPS2</sub>+I<sub>OUT\_SPS3</sub>+I<sub>OUT\_SPS4</sub>)

 $\times \frac{\mathsf{R}_{\mathsf{SENSE}}}{\mathsf{1}\mathsf{K}\Omega} \times \mathsf{A}_{\mathsf{MIRROR}} \times \mathsf{R}_{\mathsf{IMON},\mathsf{EQ}}$ 



Figure 11. SPS Current Sense

#### Load-line Setting (RLL)

An output voltage load-line (Adaptive Voltage Positioning) is specified in CPU VR for power saving and output capacitance reduction. The characteristic of load-line is that the output voltage decreases by an amount proportional to the increasing loading current. The slope between output voltage and loading current (RLL) is shown in Figure 12. Figure 13 shows the voltage and current loop circuits of the RT3674AE for the load-line control. The detailed equation is described as below:

$$R_{LL} = \frac{\text{Current Loop Gain}}{\text{Voltage Loop Gain}} = \frac{\text{DCR}}{1K\Omega} \times A_{\text{MIRROR}} \times R_{\text{IMON,EQ}} \times \frac{A_i}{\frac{\text{REA2}}{\text{REA1}}} \times 3$$

, where Ai is current gain and  $\frac{R_{EA2}}{R_{EA1}}$  is ERROR AMP gain and suggested as 2~4.5 for better transient response. RLL can be programmed by Ai and  $\frac{R_{EA2}}{R_{EA1}}$ . Ai can be

selected by the registers of Ai\_A[2:0], which is listed in Table 4.



|          |      |         |      |      | -       |      | -   |            |
|----------|------|---------|------|------|---------|------|-----|------------|
| Ciguro 1 | 12 1 | Valtaga | 1000 | ~~ d | Currant | 1000 | for | l aad lina |
| гюше і   | J.J. | voilade | LOOD | ano  | Current | LOOD | IOL | ∟oao-iine  |
|          | •••• |         |      |      | ••••••• |      |     |            |

| Table 4. Setting of Al_A[2.0] |                      |  |  |  |
|-------------------------------|----------------------|--|--|--|
| Ai_A[2:0]                     | Current Gain Setting |  |  |  |
| 000                           | 0.25                 |  |  |  |
| 001                           | 0.5                  |  |  |  |
| 010                           | 0.75                 |  |  |  |
| 011                           | 1.00                 |  |  |  |
| 100                           | 0.125                |  |  |  |
| 101                           | 0.375                |  |  |  |
| 110                           | 0.625                |  |  |  |
| 111                           | 0.875                |  |  |  |

#### Table 4. Setting of Ai A[2:0]

#### Voltage-on- the Fly(VOTF) Compensation

During VOTF transition, an extra current is required to charge output capacitors for increasing voltage. The charging current approximates to the product of the VOTF slew rate and output capacitance. For droop system, the extra charging current induces extra voltage droop so that the output voltage cannot reach the target within the specified time. The extra voltage drop approximates to VOTF Slew Rate x Output Capacitance x RLL (RLL is the load-line slope,  $m\Omega$ ). This phenomenon is called droop effect. How charging current affects loop is illustrated in Figure 14. The RT3674AE provides one VOTF compensation function as shown in Figure 15. An internal current IVOTF LIFT sinks internally from FB pin to generate VOTF compensation, I<sub>DVID LIFT</sub> × R<sub>EA1</sub> . IVOTF\_LIFT for fast SR can be set from of VOTF registers VOTF LIFT TH A. For different scales of VOTF SR, IVOTE LIFT is internally adjusted.

## **RT3674AE**

Compensating magnitude can also be adjusted by R<sub>FA1</sub>. When DAC output reaches the target, inductor current is still high and needs a time to settle down to the DC loading current. In the settling time, the falling down current keeps charging output capacitor (The magnitude is related with inductor, capacitance and VID). Thus, VOTF compensation can be less than VOTF Slew Rate x Output Capacitance (capacitance deration should be considered). If output capacitance is so large that VOTF compensation cannot cover, adding a resistor and capacitor from FB to GND can also similar function. The ERROR provide AMP compensation (resistance and capacitance network among VSEN, FB and COMP) also affects VOTF behavior. The final setting should be based on actual measurement.









| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |
|-----------------------------------------------------------------------|---------|--------------------------------------------------------------|
| DS3674AE-03 July 2023                                                 |         | www.richtek.co                                               |

#### **Compensator Design**

The compensator of the RT3674AE does not need a complex type III compensator to optimize control loop performance. It can adopt a simple type II compensator (one pole, one zero) in the G-NAVP<sup>TM</sup> topology to fine tune ACLL performance. The one pole and one zero compensator is shown in Figure 16. For SVI3 transient specification, it is recommended to adjust compensator according to load transient ring-back level. Refer to the design tool for default compensator values.



Figure 16. Type II Compensator

#### **Differential Remote Sense Setting**

The VR provides differential remote-sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. The CPU contains on-die sense pins, VSENSE and VSS\_SENSE. The related connection is shown in Figure 17. The VID voltage (DAC) is referenced to RGND to provide accurate voltage at remote CPU side. While CPU is not mounted on the system, two resistors of typical 100 $\Omega$  are required to provide output voltage feedback.



Figure 17. Remote Sensing Circuit

### **Switching Frequency Setting**

The G-NAVP<sup>TM</sup> (Green Native AVP) topology is one kind of current-mode constant on-time control. It generates an adaptive ToN (PWM) with input voltage (VIN) for better line regulation. The ToN is also adaptive to VID voltage to achieve constant frequency. The constant switching frequency operation makes the thermal estimation easy. The RT3674AE provides a parameter setting of KTON to design TON width. KTON is set by NVM register of KTON\_A. The related setting table is listed in Table 5.

The equations of TON are listed as below: VID>0.9V,

$$Ton = 2u \times \frac{VID}{K_{TON} \cdot (VIN)}$$

VID≤0.9V,

$$Ton = 2u \times \frac{0.9}{K_{TON} \cdot (VIN)}$$

Table 5. Setting of KTON\_A[4:0]

| KTON_A[4] | KTON                     |  |
|-----------|--------------------------|--|
| 0         | KTON = 0.5 + [3:0] x 0.1 |  |
| 1         | KTON = 1.2 + [3:0] x 0.1 |  |

The switching frequency can be derived from TON as shown below. The losses in the power stage and driver characteristics are considered.

$$Freq = \frac{VID + \frac{I_{CC}}{N} \times (DCR + \frac{R_{ONLS,max}}{n_{LS}} - N \times R_{LL})}{\left[V_{IN} + \frac{I_{CC}}{N} \times \left(\frac{R_{ONLS,max}}{n_{LS}} - \frac{R_{ONHS,max}}{n_{HS}}\right)\right] \times (T_{ON} - T_{D} + T_{ON, VAR}) + \frac{I_{CC}}{N} \times \frac{R_{ONLS,max}}{n_{LS}} \times T_{D}}$$

VID: VID voltage

VIN: input voltage

 $I_{\text{CC}}$ : loading current

N: total phase number

R<sub>ONHS,max</sub>: maximum equivalent high-side RDS(ON)

 $n_{\text{HS}}$ : number of high-side MOSFETs

R<sub>ONLS.max</sub>: maximum equivalent low-side R<sub>DS(ON)</sub>

 $n_{LS}$ : number of low-side MOSFETs.

 $T_{\text{D}}$ : summation of the high-side MOSFET delay time and rising time

T<sub>ON, VAR</sub>: on-time variation value

DCR: inductor DCR

 $\mathsf{R}_{\mathsf{LL}}:$  load-line setting ( $\Omega)$ 

#### Adaptive Quick Response (AQR) and Fixed Quick

#### Response (Fixed QR)

The RT3674AE adopts Adaptive Quick Response (AQR) and Fixed Quick Response (Fixed QR) to optimize transient response. Figure 18 shows the mechanism for AQR and Fixed QR. Under AQR mechanism, the controller detects output voltage drop slew rate. When the slew rate exceeds the AQR trigger threshold, all PWMs turn on until output voltage slew rate significantly slows down. AQR PWM width is adaptive to variable loading step. Under Fixed QR mechanism, the controller detects output voltage drop slew rate. While the slew rate exceeds the AQR trigger threshold, all PMWs turn on and PWM width can be selected through NVM registers of QR\_WD\_A in multi-phase operation and QR\_WD\_1PH\_A in single-phase operation.

The AQR trigger threshold can be selected through NVM registers of AQR\_TH\_A in multi-phase operation and AQR\_TH\_1PH\_A in single-phase operation.

The following equation can initially decide the AQR and Fixed QR starting trigger threshold. Note that the threshold should be larger than steady-state output voltage ripple falling slew rate and also the overshoot falling slew rate to avoid mis-triggering.

Starting Trigger Threshold =  $-4\mu \times \frac{dVSEN}{dt}$ 







Figure 18. Adaptive Quick Response and Fixed Quick Response Mechanism

#### Anti-overshoot (ANTI-OVS)

The RT3674AE provides anti-overshoot function to suppress output voltage overshoot. The controller detects overshoot by signals related to output voltage. The overshoot trigger level can be adjusted by NVM register of ANTIOVS\_TH\_A. The main detecting signal comes from COMP. However, COMP characteristic varies with compensation. Initial trigger level setting is based on the following equation:

$$\triangle \text{COMP} \times \frac{4}{3} = \triangle \text{VSEN} \times \frac{\text{R}_{\text{EA2}}}{\text{R}_{\text{EA1}}} \times \frac{4}{3} > \text{Anti-OVS threshold}$$

The final setting should be determined according to actual Error AMP compensator design and measurement.

When overshoot exceeds the set trigger level, all PWMs keep in tri-state until the zero current is detected or VSEN returns to normal level. Turning off LGs forces positive current flow through body diode to cause diode forward voltage drop. The extra forward voltage can speed up inductor current discharge and decrease overshoot.

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### **RT3674AE**

#### **ACLL Performance Enhancement**

The RT3674AE provides undershoot suppression function to improve undershoot by applying a positive offset at loading edge. The controller detects the COMP signal and compares it with steady state. When VCOMP variation exceeds a threshold, an additional positive offset is added to the output voltage. The undershoot suppression threshold can be selected through NVM register of AR\_TH\_1PH\_A.

The smaller index indicates that the detection is triggered easily. Figure 19 shows undershoot suppression behavior in single phase. For different platforms, the optimized settings are different. The final setting must be based on the actual measurement.



Figure 19. Undershoot Suppression Behavior in Single Phase

### RICHTEK

#### Smart Phase Management (SPM)

Automated phase shedding function is required in SVI3 protocol. The RT3674AE provides smart phase management to meet the spec and improve light load efficiency. When CPU sends PSI7 command to the VR, the VR will enter SPM mode. It can always enable and disable through I2C register (FORCE\_PSI7 and IGNORE\_PSI7). The SVI3 Register PSI state follows SVI3 command and ACK PSI change command when force/ignore PSI7. The IMON pin voltage (VIMON) represents the total current. The controller compares VIMON with SPM\_2PH\_TH, SPM\_3PH\_TH and SPM\_4PH\_TH to decide the number of operating phase. There is no delay during up phase. The hysteresis

(SPM\_DROP\_HYS\_TH) and delay time exist during a down phase decision. When VIMON is lower than (SPM\_2PH\_TH-SPM\_DROP\_HYS\_TH), (SPM\_3PH\_TH-SPM\_DROP\_HYS\_TH) or

(SPM\_SPH\_TH-SPM\_DROP\_HYS\_TH) of (SPM\_4PH\_TH-SPM\_DROP\_HYS\_TH), the controller goes to lower phase number operation and automatically enters to diode emulation mode (DEM) when the inductor current is lower than zero current detector threshold. In addition to the output current comparison, the RT3674AE provides four events to operate in full phase immediately. One is VOTF up, another is VOTF down without enabling decay mode, another is triggering the AQR/Fixed QR function and the other is enabling Force\_PSI0 through the I2C register. Figure 20 shows smart phase management mechanism.



(a) Smart Phase Management 4 Phase Operator Phase Diagram



(b) Smart Phase Management Up and Down Phase Diagram

Figure 20. Smart Phase Management Mechanism

#### Rail B/C VR

#### **Current Sense**

RT3674AE supports two different current sense mechanisms, one is DCR current sensing and the other is Smart Power Stage (SPS) current sensing.

#### **DCR Current Sense**

To achieve higher efficiency, the RT3674AE adopts inductor DCR current sensing to get per-phase current signal, as illustrated in Figure 21. An external low-pass filter (Rx1//REQ) and Cx reconstruct the current signal. The low-pass filter time constant (Rx1//REQ)×Cx should match time constant  $\frac{L}{DCR}$  of inductance and DCR. it is necessary to fine tune (Rx1//REQ) and Cx for transient performance and current telemetry. If RC network time constant matched inductor time constant, an ideal load transient waveform can be designed. If RC network time constant is larger than inductor time constant  $\frac{L}{DCR}$ , VSEN waveform has a sluggish droop during load transient. If RC network is smaller than inductor time constant  $\frac{L}{DCR}$ , VSEN waveform sags to create an undershooting to fail the specification and mis-trigger overcurrent protections (sum OCP). Figure 22 shows the output waveforms according to the RC network time constant. The R<sub>X1</sub> is highly recommended as two 0603 size resistors in series to enhance the output current telemetry accuracy. The Cx is suggested to be 0.1µF X7R/0603 for low de-rating value at high frequency.

 $I_{CS,PER} = \frac{V_{CSIN}}{R_{CS.}} = \frac{I_L \times DCR}{R_{CS.}} \times \frac{R_{EQ}}{R_{X1} + R_{EQ}}$ 

The current signal I<sub>CS,PER</sub> is mirrored for load-line control/current reporting and zero current. The mirrored current to IMON\_X pin is 1.25 time of I<sub>CS,PER</sub>  $I_{IMON X} = A_{MIRROR} \times I_{CS,PER}$ ,  $A_{MIRROR} = 1.25$ 

The current sense lines must be routed as differential pair from the inductor to the controller on the same layer.











### RICHTEK

To compensate DCR positive temperature coefficient, conventional current sense method needs an NTC resistor for per phase current loop. The NTC resistor is designed within DCR current sense network. It is suggested to be placed near the inductor of the first phase.

The current signal are gathered to IMON\_X pin and converted to a voltage signal VIMON\_X by RIMON\_X based on VREF pin. The VREF pin provides 0.6V voltage source (as presented as VVREF) during normal operation. The relationship between VIMON\_X and inductor current IL is:

 $V_{IMON\_X} \text{-} V_{VREF} = I_L \times \frac{DCR}{1K\Omega} \times \frac{R_{EQ}}{R_{X1} \text{+} R_{EQ}} \times A_{MIRROR} \times R_{IMON\_X}$ 

 $\label{eq:VIMON_x} V_{\text{IMON}_x} - V_{\text{VREF}} \text{ is proportional to output current.} \\ V_{\text{IMON}_x} - V_{\text{VREF}} \text{ is used for output current telemetry} \\$ 

and load-line loop-control and sum overcurrent protection. For the telemetry, VIMON\_X – VVREF is averaged by analog low-pass filter and then coded by 10-bit ADC and mapped to user selectable I\_OUT\_SCALE\_B and I\_OUT\_SCALE\_C for Rail B and Rail C respectively. The I\_OUT\_SCALE\_B and I\_OUT\_SCALE\_C can be set by NVM.

The RIMON\_X should be designed according to Max. current of I\_OUT\_SCALE value, that is VIMON\_X – VVREF = 0.4V while IL = Max. current of I\_OUT\_SCALE. The maximum current sense gain error by controller is  $\pm 2\%$ .

For load-line loop control, VIMON\_X – VVREF is scaled by Ai, and it can be selected by registers of Ai\_B and Ai\_C for Rail B and Rail C respectively. The detailed application is described in the Load-line Setting section.



Figure 23. Total DCR Current Sense Method

#### Smart Power Stage (SPS) Current Sense

As SPS current sense is used, the registers of EN\_SPS\_B and EN\_SPS\_C need to be enabled for Rail B and Rail C respectively and ISEN1N operates as the output terminals which offer the reference voltage of 1.3V for the reference inputs of SPS. A capacitor of

 $0.22\mu$ F to  $1\mu$ F is suggested to be connected between ISEN1N to GND. Figure 24 shows the implementation of SPS current sensing report. The VIMON\_X and current reporting from SPS can be calculated as:

$$V_{IMON_X} - V_{VREF} = I_{OUT_SPS} \times \frac{R_{SENSE}}{1K\Omega} \times A_{MIRROR} \times R_{IMON_X}$$





Figure 24. SPS Current Sense

#### Load-line Setting (RLL)

An output voltage load-line (Adaptive Voltage Positioning) is specified in CPU VR for power saving and output capacitance reduction. The characteristic of load-line is that the output voltage decreases by an amount proportional to the increasing loading current. The slope between output voltage and loading current (RLL) is shown in Figure 25. Figure 26 shows the voltage and current loop circuits of the RT3674AE for the load-line control. The detailed equation is described as below:

$$R_{LL} = \frac{\text{Current Loop Gain}}{\text{Voltage Loop Gain}} = \frac{\frac{\text{DCR}}{1\text{K}\Omega} \times \frac{\text{R}_{\text{EQ}}}{\text{R}_{\text{X1}} + \text{R}_{\text{EQ}}} \times \frac{20\text{k}}{\text{AEAGM}} \times \frac{\text{A}_{\text{i}}}{\frac{\text{R}_{\text{EA2}}}{\text{R}_{\text{FA1}}}}$$

, where Ai is current gain, AEAGM is error amp GM ratio and  $\frac{R_{EA2}}{R_{EA1}}$  is ERROR AMP gain and suggested 1~4 for better transient response. RLL can be programmed by Ai, AEAGM and  $\frac{R_{EA2}}{R_{EA1}}$ . Ai can be selected by the registers of Ai\_B[6:4] and Ai\_C[6:4], which is listed in Table 6. AEAGM can be selected by the registers of AEAGM\_B[4] and AEAGM\_C[4], which is listed in Table 7.



Figure 25. Load-line (Droop)





Figure 26. Voltage Loop and Current Loop for Load-line

| Ai_B[6:4] | Current Gain Setting |  |  |
|-----------|----------------------|--|--|
| Ai_C[6:4] |                      |  |  |
| 000       | 0.125                |  |  |
| 001       | 0.250                |  |  |
| 010       | 0.375                |  |  |
| 011       | 0.500                |  |  |
| 100       | 0.625                |  |  |
| 101       | 0.750                |  |  |
| 110       | 0.875                |  |  |
| 111       | 1.000                |  |  |

### Table 6. Setting of Ai\_B[6:4] and Ai\_C[6:4]

#### Table 7. Setting of AEAGM\_B[4]and AEAGM\_C[4]

| AEAGM_B[4]<br>AEAGM_C[4] | AEAGM Ratio |
|--------------------------|-------------|
| 0                        | 2/3         |
| 1                        | 1           |

# **RT3674AE**

#### Voltage-on- the Fly(VOTF) Compensation

During VOTF transition, an extra current is required to charge output capacitors for increasing voltage. The charging current approximates to the product of the VOTF slew rate and output capacitance. For droop system, the extra charging current induces extra voltage droop so that the output voltage cannot reach the target within the specified time. The extra voltage drop approximates to VOTF Slew Rate x Output Capacitance x RLL (RLL is the load-line slope,  $m\Omega$ ). This phenomenon is called droop effect. How charging current affects loop is illustrated in Figure 27. The RT3674AE provides one VOTF compensation function as shown in Figure 28. An internal current IVOTF LIFT sinks internally from FB pin to generate VOTF compensation, I<sub>DVID LIFT</sub>×R<sub>EA1</sub>. IVOTF\_LIFT for fast be VOTF SR can set from registers of VOTF LIFT TH B/C. For different scales of VOTF SR, IVOTE LIFT is internally adjusted.

Compensating magnitude can also be adjusted by REA1. When DAC output reaches the target, inductor current is still high and needs a period of time to settle down to the DC loading current. In the settling time, the falling down current keeps charging output capacitor (The magnitude is related with inductor, capacitance and VID). Thus, VOTF compensation can be less than VOTF Slew Rate x Output Capacitance (capacitance deration should be considered). If output capacitance is so large that VOTF compensation cannot cover, adding a resistor and capacitor from FB to GND can also provide similar function. The ERROR AMP compensation (resistance and capacitance network among VSEN, FB and COMP) also affects VOTF behavior. The final setting should be based on actual measurement.



Figure 27. Droop Effect in VID Transition



Figure 28. VOTF Compensation

RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. DS3674AE-03 2023

#### **Compensator Design**

The compensator of the RT3674AE does not need a complex type III compensator to optimize control loop performance. It can adopt a simple type II compensator (one pole, one zero) in the G-NAVP<sup>TM</sup> topology to fine tune ACLL performance. The one pole and one zero compensator is shown in Figure 29. For SVI3 transient specification, it is recommended to adjust compensator according to load transient ring-back level. Refer to the design tool for default compensator values.



Figure 29. Type II Compensator

#### **Differential Remote Sense Setting**

The VR provides differential remote-sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. The CPU contains on-die sense pins, VSENSE and VSS\_SENSE. The related connection is shown in Figure 30. The VID voltage (DAC) is referenced to RGND to provide accurate voltage at remote CPU side. While CPU is not mounted on the system, two resistors of typical 100 $\Omega$  are required to provide output voltage feedback.



Figure 30. Remote Sensing Circuit

#### Switching Frequency Setting

The G-NAVP<sup>TM</sup> (Green Native AVP) topology is one kind of current-mode constant on-time control. It generates an adaptive ToN (PWM) with input voltage (VIN) for better line regulation. The ToN is also adaptive to VID voltage to achieve constant frequency concept. The constant switching frequency operation makes the thermal estimation easy. The RT3674AE provides a parameter setting of KTON to design TON width. KTON is set by NVM register of KTON\_B and KTON\_C for rail B and C correspondingly. The related setting table is listed in Table 8.

The equations of ToN are listed as below:  $VID \ge 0.9V$ ,

$$Ton = 2.206u \times \frac{VID}{K_{TON} \cdot (VIN-0.9)} + 15ns$$

0.3V<VID<0.9V,

 $Ton = 1.9854u \times \frac{1}{K_{TON} \cdot (VIN - VID)} + 15ns$ 

VID≤0.3V,

$$\Gamma on = 1.9854 u \times \frac{1}{K_{TON} \cdot (VIN-0.3)} + 15 ns$$

### Table 8. Setting of KTON\_B[3:0] and

| KTON_C[3:0]                |      |  |  |  |
|----------------------------|------|--|--|--|
| KTON_B[3:0]<br>KTON_C[3:0] | KTON |  |  |  |
| 0000                       | 0.73 |  |  |  |
| 0001                       | 0.82 |  |  |  |
| 0010                       | 0.91 |  |  |  |
| 0011                       | 1.00 |  |  |  |
| 0100                       | 1.09 |  |  |  |
| 0101                       | 1.18 |  |  |  |
| 0110                       | 1.27 |  |  |  |
| 0111                       | 1.36 |  |  |  |
| 1000                       | 1.55 |  |  |  |
| 1001                       | 1.64 |  |  |  |
| 1010                       | 1.73 |  |  |  |
| 1011                       | 1.82 |  |  |  |
| 1100                       | 2.00 |  |  |  |
| 1101                       | 2.18 |  |  |  |
| 1110                       | 2.36 |  |  |  |
| 1111                       | 2.55 |  |  |  |

 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 DS3674AE-03
 July
 2023

The switching frequency can be derived from TON as shown below. The losses in the power stage and driver characteristics are considered.

$$Freq = \frac{VID + \frac{I_{CC}}{N} \times (DCR + \frac{R_{ONLS,max}}{n_{LS}} - N \times R_{LL})}{\left[V_{IN} + \frac{I_{CC}}{N} \times \left(\frac{R_{ONLS,max}}{n_{LS}} - \frac{R_{ONHS,max}}{n_{HS}}\right)\right] \times (T_{ON} - T_{D} + T_{ON, VAR}) + \frac{I_{CC}}{N} \times \frac{R_{ONLS,max}}{n_{LS}} \times T_{D}}$$

VID: VID voltage

VIN: input voltage

 $I_{\text{CC}}$ : loading current

N: total phase number

R<sub>ONHS,max</sub>: maximum equivalent high-side RDS(ON)

 $n_{\text{HS}}$ : number of high-side MOSFETs

R<sub>ONLS.max</sub>: maximum equivalent low-side R<sub>DS(ON)</sub>

 $n_{LS}$ : number of low-side MOSFETs.

 $\mathrm{T}_\mathrm{D}:$  summation of the high-side MOSFET delay time and rising time

T<sub>ON, VAR</sub>: on-time variation value

DCR: inductor DCR

 $\mathsf{R}_{\mathsf{LL}}:$  load-line setting ( $\Omega)$ 

#### Adaptive Quick Response (AQR)

The RT3674AE adopts Adaptive Quick Response (AQR) to optimize transient response. Figure 31 shows the mechanism concept for AQR and Fixed QR. Under AQR mechanism, the controller detects output voltage drop slew rate. When the slew rate exceeds the AQR trigger threshold, all PWMs turn on until output voltage slew rate significantly slows down. AQR PWM width is adaptive to variable loading step. Under Fixed QR mechanism, the controller detects output voltage drop slew rate. While the slew rate exceeds the AQR trigger threshold, all PMWs turn on and PWM width can be selected through NVM registers of QR\_WD\_B and QR\_WD\_C.

The AQR trigger threshold can be selected through NVM registers of AQR\_TH\_B and AQR\_TH\_C.

The following equation can initially decide the AQR and Fixed QR starting trigger threshold. Note that the threshold should be larger than steady-state output voltage ripple falling slew rate and also the overshoot falling slew rate to avoid miss trigger.

Starting Trigger Threshold =  $-4\mu \times \frac{dVSEN}{dt}$ 









Figure 31. Adaptive Quick Response and Fixed Quick Response Mechanism

#### Anti-overshoot (ANTI-OVS)

The RT3674AE provides anti-overshoot function to suppress output voltage overshoot. The controller detects overshoot by signals related to output voltage. The overshoot trigger level can be adjusted by NVM register of ANTIOVS\_TH\_B and ANTIOVS\_TH\_C. The main detecting signal comes from COMP. However, COMP characteristic varies with compensation. Initial trigger level setting is based on the following equation:

$$\triangle \text{COMP} \times \frac{4}{3} = \triangle \text{VSEN} \times \frac{\text{R}_{\text{EA2}}}{\text{R}_{\text{EA1}}} \times \frac{4}{3} > \text{Anti-OVS threshold}$$

The final setting should be determined according to actual Error AMP compensator design and measurement.

When overshoot exceeds the set trigger level, all PWMs keep in tri-state until the zero current is detected or VSEN returns to normal level. Turning off LGs forces positive current flow through body diode to cause diode forward voltage drop. The extra forward voltage can speed up inductor current discharge and decrease overshoot.

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### **RT3674AE**

#### **ACLL Performance Enhancement**

The RT3674AE provides undershoot suppression function to improve undershoot by applying a positive offset at loading edge. The controller detects the COMP signal and compares it with steady state. When VCOMP variation exceeds a threshold, an additional positive offset is added to the output voltage. The undershoot suppression threshold can be selected through NVM register of AR\_TH\_B and AR\_TH\_C. The smaller index indicates that the detection is triggered easily. Figure 32 shows undershoot suppression behavior in single phase. For different platforms, the optimized settings are different. The final setting must be based on the actual measurement.



### RICHTEK

#### **Overcurrent Protection (OCP)**

The RT3674AE supports two-level overcurrent protection for all rails, OCP fault and OCP warning. The first level is OCP warning. Set minimum pulse and threshold via OCP\_WARN\_THRESH Reg0x28[7:0] with a period of time OCP\_WARN\_MIN\_PULSE Reg0x29[7:3] for assertion OCP\_L. OCP\_WARN bit is sticky in the TEMP1/WARN telemetry packet and FAULT\_STATUS Reg0x10[4]. During a warning condition, the controller behavior will be unaffected.

The first level, the threshold of OCP warning for PSx is defined as:

ISUM\_OC\_PSI0, 1, 2, 3, 7

= OCP\_WARN\_THRESH Reg0x28[7:0] x 4/512

The second level is OCP fault. When inductor current

exceeds the OCP\_THRESH Reg0x27[7:0] continuously with a period of time OCP\_FAULT\_DELAY Reg0x29[2:0], and the controller shall latch the assertion OCP\_L and FAULT\_STATUS Reg0x10[0]. Only when the OCP fault is cleared, through PWR\_ENABLE toggling or VCC power cycling, will the OCP\_L pin de-assert.

The second level, the threshold of sum OCP for PSx is defined as:

ISUM\_OC\_PSI0, 1, 2, 3, 7

= OCP\_THRESH Reg0x27[7:0] x 4/512 x O\_PH/N;

where O\_PH = operation phase number; N = phase number in PSI0 OCP is masked during VOTF period plus  $80\mu$ s after VID settles. it is also masked when VID = 0V condition.





## **RT3674AE**

#### **Overvoltage Protection (OVP)**

The OVP threshold is linked with VID. The classification table is illustrated in Table 9. While VID = 0V, OVP is masked. When VID ramps up from VID = 0V till the first PWM after VID settles, OVP threshold is VID\_MAX + OVP\_DELTA + VOUT\_OFFSET + I2C\_VOUT\_OFFSET to allow not-fully-discharged VSEN. However, the OVP threshold (select via OVP\_DELTA Reg0x2C[6:4]) is combined by the VID or VID\_MAX (select via OVP\_REF Reg0x2C[7]). Those parameters can be programmable through SVI3 command.

The OV protection mechanism is illustrated in Figure 34 and Figure 35. When OVP is triggered with  $0.8\mu$ s filter time, the controller de-asserts PWRGD and forces all PWMs low to turn on low-side power MOSFETs. PWM remains low until the output voltage is pulled down to below new VID target for VOTF up from 0V and below VID for other conditions. After  $60\mu$ s from OVP trigger, VID starts to ramp down to 0V with slow slew rate. During the period, PWM is not allowed to turn on. The controller controls PWM to be low or in tri-state to pull down the output voltage along with VID.





| Table 9. Summary of Overvoltage Protection                   |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |  |  |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|--|--|
| VID Condition                                                | OVP Threshold                                                                                                                                                                                                                                                                                                                    | Protection Action                                                                                                                                                                                                                                                                                                                                                                                                                   | Protection<br>Reset |  |  |  |  |  |  |
| VID = 0                                                      | OVP is masked.                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |  |  |
| VOTF period + 80µs from<br>zero/non-zero VID                 | OVP_TH = VID_MAX + OVP_DELTA +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET<br>1. VID_MAX + VOUT_OFFSET +<br>I2C_VOUT_OFFSET<br>≤MAX_VOUT_SUPPORTED.<br>2. If VID_MAX = 0V                                                                                                                                                                | PWRGD de-assertion.<br>The output voltage is pulled down<br>to new VID target = VID_MAX +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET. After 60µs<br>from OVP trigger, VID starts to<br>ramp down to 0V with slow slew<br>rate.                                                                                                                                                                                                             |                     |  |  |  |  |  |  |
|                                                              | MAX_VOUT_SUPPORTED is used to<br>calculate OVP threshold. OVP_TH =<br>MAX_VOUT_SUPPORTED +<br>OVP_DELTA.                                                                                                                                                                                                                         | 1. New VID target<br>≤MAX_VOUT_SUPPORTED<br>2. If VID_MAX = 0V, the new VID<br>target be updated. New VID target<br>= MAX_VOUT_SUPPORTED.                                                                                                                                                                                                                                                                                           |                     |  |  |  |  |  |  |
|                                                              | VID or VID_MAX (select via 0x2C[7])<br><b>0x2C[7] = 0b: VID</b><br>OVP_TH = VID + OVP_DELTA +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET<br>(VID + VOUT_OFFSET +<br>I2C_VOUT_OFFSET<br>≤MAX_VOUT_SUPPORTED)                                                                                                                             | <b>0x2C[7] = 0b: VID</b><br>PWRGD de-assertion. The output<br>voltage is pulled down to new VID<br>target = VID + VOUT_OFFSET +<br>I2C_VOUT_OFFSET. After 60μs<br>from OVP trigger, VID starts to<br>ramp down to 0V with slow slew<br>rate.<br>(New VID target<br>≤MAX_VOUT_SUPPORTED)                                                                                                                                             | VCC/PWREN<br>Toggle |  |  |  |  |  |  |
| VID≠0                                                        | <pre>0x2C[7] = 1b: VID_MAX<br/>OVP_TH = VID_MAX + OVP_DELTA +<br/>VOUT_OFFSET +<br/>I2C_VOUT_OFFSET<br/>1. VID_MAX + VOUT_OFFSET +<br/>I2C_VOUT_OFFSET<br/>≤MAX_VOUT_SUPPORTED<br/>2. If VID_MAX = 0V,<br/>MAX_VOUT_SUPPORTED is<br/>used to calculate OVP threshold.<br/>OVP_TH =<br/>MAX_VOUT_SUPPORTED +<br/>OVP_DELTA.</pre> | <b>0x2C[7] = 1b: VID_MAX</b><br>PWRGD de-assertion. The output<br>voltage is pulled down to new<br>target = VID_MAX +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET. After 60μs<br>from OVP trigger, VID starts to<br>ramp down to 0V with slow slew<br>rate.<br>1. New VID target<br>≤MAX_VOUT_SUPPORTED.<br>2. If VID_MAX = 0V, the new VID<br>target be updated. New VID target<br>= MAX_VOUT_SUPPORTED.<br>PWRGD de assertion. The output |                     |  |  |  |  |  |  |
| VOTF period + 80µs from<br>zero/non-zero VID in<br>VFIX mode | (I2C VFIX Mode) VFIX_EN = 1b:<br>Enable<br>OVP_TH = VFIX_MAX + OVP_DELTA                                                                                                                                                                                                                                                         | voltage is pulled down to<br>VFIX_MAX. After 60µs from OVP<br>trigger, VID starts to ramp down to<br>0V with slow slew rate.                                                                                                                                                                                                                                                                                                        |                     |  |  |  |  |  |  |
| VID≠0 in VFIX mode                                           | (I2C VFIX Mode) VFIX_EN = 1b:<br>Enable<br>OVP_TH = VFIX + OVP_DELTA                                                                                                                                                                                                                                                             | PWRGD de-assertion. The output voltage is pulled down to VFIX_MAX. After $60\mu$ s from OVP trigger, VID starts to ramp down to 0V with slow slew rate. VFIX $\leq$ VFIX_MAX                                                                                                                                                                                                                                                        |                     |  |  |  |  |  |  |
|                                                              |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                     | continued           |  |  |  |  |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com

### **RT3674AE**

| VID Condition                             | OVP Threshold                                                                                                                                                                                             | Protection Action                                                                                                                                                                                                                                                                                                                                                                                                                  | Protection<br>Reset |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Change OVP_TH during<br>VOTF period +80μs | <b>Previous OVP_TH &lt; New OVP_TH</b><br>Change new OVP_TH immediately.<br><b>Previous OVP_TH &gt; New OVP_TH</b><br>Remain Previous OVP_TH during<br>VOTF period + 80μs, and then change<br>new OVP_TH. | PWRGD de-assertion. The output<br>voltage is pulled down to new VID<br>target. After 60µs from OVP trigger,<br>VID starts to ramp down to 0V with<br>slow slew rate.<br>New VID Target<br>1. VID/VID_MAX +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET<br>2. VFIX/VFIX_MAX<br>(New VID target<br>≤MAX_VOUT_SUPPORTED)<br>(If VID_MAX = 0V, the new VID<br>target be updated. New VID target<br>= MAX_VOUT_SUPPORTED.)<br>(VFIX ≤ VFIX_MAX) | VCC/PWREN<br>Toggle |



Figure 34. Overvoltage Protection Mechanism for VOTF up from 0V





Figure 35. Overvoltage Protection Mechanism

#### **Undervoltage Protection**

The UVP threshold is linked with VID. The classification table is illustrated in Table 10. The UVP threshold (select via UVP\_DELTA Reg0x2C[2:0]) is combined by the VID or VID\_MIN (select via UVP\_REF Reg0x2C[3]). Those parameters can be programmable through SVI3

command. When the output voltage is lower than UVP threshold with  $3.3\mu s$  filter time, UVP is triggered and PWRGD is de-asserted and all PWMs are in tri-state to turn off high-side and low-side power MOSFETs. UVP is masked during VOTF period and  $80\mu s$  after VID settles. The mechanism is illustrated in Figure 36.



Figure 36. Undervoltage Protection Mechanism





### Table 10. Summary of UVP Protection

| VID Condition                                         | OVP Threshold                                                                                                                                                                                                                                                                                                                                                   | Protection Action                                                                                     | Protection<br>Reset |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|
| VID = 0                                               | UVP is masked.                                                                                                                                                                                                                                                                                                                                                  |                                                                                                       |                     |
| VOTF period from<br>zero/non-zero VID                 | (VOTF period) UVP is masked<br>0x2C[3] = 0b: VID<br>UVP_TH = VID - UVP_DELTA +<br>VOUT_OFFSET + I2C_VOUT_OFFSET<br>(MIN_VOUT_SUPPORTED ≤ VID +<br>VOUT_OFFSET + I2C_VOUT_OFFSET)<br>0x2C[3] = 1b: VID_MIN<br>UVP_TH = VID_MIN - UVP_DELTA +<br>VOUT_OFFSET + I2C_VOUT_OFFSET<br>(MIN_VOUT_SUPPORTED ≤ VID_MIN +                                                 |                                                                                                       |                     |
|                                                       | VOUT_OFFSET + I2C_VOUT_OFFSET)<br>(If VID_MIN = 0V,<br>MIN_VOUT_SUPPORTED is used to<br>calculate UVP threshold. UVP_th =<br>MIN_VOUT_SUPPORTED -<br>UVP_DELTA)                                                                                                                                                                                                 |                                                                                                       |                     |
| VID≠0                                                 | VID or VID_MAX(select via $0x2C[3]$ )<br>0x2C[3] = 0b: VID<br>$UVP_TH = VID - UVP_DELTA +$<br>$VOUT_OFFSET +$<br>$I2C_VOUT_OFFSET$<br>(MIN_VOUT_SUPPORTED $\leq$ VID +<br>$VOUT_OFFSET +$<br>$I2C_VOUT_OFFSET$ )<br>$0x2C[3] = 1b: VID_MIN$<br>$UVP_TH = VID_MIN - UVP_DELTA +$<br>$VOUT_OFFSET +$<br>$I2C_VOUT_OFFSET$<br>(MIN_VOUT_SUPPORTED $\leq$ VID_MIN + | PWRGD de-assertion. all PWMs<br>are in tri-state to turn off high-side<br>and low-side power MOSFETs. | VCC/PWREN<br>Toggle |
|                                                       | (MIN_VOUT_SUPPORTED ≤ VID_MIN +<br>VOUT_OFFSET +<br>I2C_VOUT_OFFSET)<br>(If VID_MIN = 0V,<br>MIN_VOUT_SUPPORTED is used to<br>calculate UVP threshold. UVP_th =<br>MIN_VOUT_SUPPORTED -<br>UVP_DELTA)                                                                                                                                                           |                                                                                                       |                     |
| VOTF period from<br>zero/non-zero VID in<br>VFIX mode | (VOTF period) UVP is masked<br>(I2C VFIX Mode) VFIX_EN = 1b:<br>Enable<br>UVP_TH = VFIX - UVP_DELTA                                                                                                                                                                                                                                                             |                                                                                                       |                     |
| VID≠0 in VFIX mode                                    | (I2C VFIX Mode) VFIX_EN = 1b:<br>Enable<br>UVP_TH = VFIX - UVP_DELTA                                                                                                                                                                                                                                                                                            |                                                                                                       |                     |



### I<sup>2</sup>C Interface

The  $I^2C$  slave address = 0x20, 0x21, 0x22 or 0x23 by CONFIG pin set.

This I<sup>2</sup>C does not have a stretch function.

The  $I^2C$  interface supports standard slave mode (100 kbps), and fast mode (400 kbps). The write or read bit stream (N>1) is shown below:



| Register Map            |                    |      |       |                |          |  |  |  |  |  |  |
|-------------------------|--------------------|------|-------|----------------|----------|--|--|--|--|--|--|
| <b>Register Address</b> | NAME               | Туре | PAGED | Default Value  | NVM      |  |  |  |  |  |  |
| DFh                     | WDR                | R/W  | No    | 0x03           | Yes(GP1) |  |  |  |  |  |  |
| ECh                     | NVM_PROGRAM_STATUS | R    | No    | Current status | No       |  |  |  |  |  |  |
| EDh                     | STORE_RESTORE_CFG  | W    | No    | 0x00           | No       |  |  |  |  |  |  |
| EFh                     | PAGE               | R/W  | No    | 0x03           | No       |  |  |  |  |  |  |
| FBh                     | PRODUCT_ID         | R    | No    | 0x74           | No       |  |  |  |  |  |  |
| FCh                     | MODEL_ID           | R    | No    | 0x00           | No       |  |  |  |  |  |  |
|                         |                    |      |       |                |          |  |  |  |  |  |  |

| Register Ac       | Register Address: DFh |               |              |                                                                                                                                                                                                                                                                                                                                                                                                      |                                                            |                              |             |              |       |  |  |
|-------------------|-----------------------|---------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------|-------------|--------------|-------|--|--|
| Description       | : Watchdo             | og-reset stat | us, enable/c | lisable wate                                                                                                                                                                                                                                                                                                                                                                                         | chdog functi                                               | on and sett                  | ing watchdo | g-reset peri | od.   |  |  |
| Bits              |                       | Bit 7         | Bit 6        | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                | Bit 4                                                      | Bit 3                        | Bit 2       | Bit 1        | Bit 0 |  |  |
| Name              |                       |               |              |                                                                                                                                                                                                                                                                                                                                                                                                      | WE                                                         | DR                           |             |              |       |  |  |
| Default Valu      | le                    |               |              |                                                                                                                                                                                                                                                                                                                                                                                                      | 0x(                                                        | 03                           |             |              |       |  |  |
| <b>Read/Write</b> |                       | R             | R            | R                                                                                                                                                                                                                                                                                                                                                                                                    | R                                                          | R                            | R           | R/W          | R/W   |  |  |
| Bits              | Name Description      |               |              |                                                                                                                                                                                                                                                                                                                                                                                                      |                                                            |                              |             |              |       |  |  |
| [7]               | WATCHI                | DOG_STATI     | JS           | Watchdog-Reset Status<br>[7] = 0: Normal SMBus transmission<br>[7] = 1: SMBus transmission hanging exceeds watchdog-reset<br>period                                                                                                                                                                                                                                                                  |                                                            |                              |             |              |       |  |  |
| [6:2]             | Reserve               | d             |              | Reserved                                                                                                                                                                                                                                                                                                                                                                                             | bits                                                       |                              |             |              |       |  |  |
| [1]               | EN_WA1                | ICHDOG_R      | ESET         | Enable/Disable watchdog function         [1] = 0: Disable Watchdog-Reset (If SMBus transition hange exceeds 30ms, VR I <sup>2</sup> C interface state machine is reset buregisters keep the latest value.)         [1] = 1: Enable Watchdog-Reset (Watchdog period is based WATCHDOG_RESET_PERIOD[0] setting. When SM transmission hanging exceeds the setting, all I <sup>2</sup> C registers reset |                                                            |                              |             |              |       |  |  |
| [0]               | WATCHI                | DOG_RESE      | T_PERIOD     | Watchdog<br>[0] = 0: 80<br>[0] = 1: 16<br>The defau                                                                                                                                                                                                                                                                                                                                                  | <b>g-Reset per</b><br>00ms<br>600ms (Defa<br>1lt value can | riod<br>iult)<br>be set by N | IVM.        |              |       |  |  |

| Register Address: ECh |                                    |                                                                   |                                                                                                         |               |              |             |        |   |       |  |
|-----------------------|------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------|--------------|-------------|--------|---|-------|--|
| Description           | Description: NVM status indicator. |                                                                   |                                                                                                         |               |              |             |        |   |       |  |
| Bits                  |                                    | Bit 7                                                             | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |               |              |             |        |   | Bit 0 |  |
| Name                  |                                    |                                                                   |                                                                                                         | N∨            | /M_PROGR     | AM_STATU    | JS     |   |       |  |
| Default Valu          | le                                 |                                                                   |                                                                                                         |               | Current      | t status    |        |   |       |  |
| <b>Read/Write</b>     |                                    | R                                                                 | R                                                                                                       | R             | R            | R           | R      | R | R     |  |
| Bits                  | Name                               |                                                                   | Description                                                                                             |               |              |             |        |   |       |  |
| [7]                   | RESTOR                             | RE_FLAG [7] = 1: Restore done.                                    |                                                                                                         |               |              |             |        |   |       |  |
| [6]                   | STORE_                             | FLAG                                                              |                                                                                                         | [6] = 1: Sto  | ore done.    |             |        |   |       |  |
| [5]                   | STORE_                             | ALLOW                                                             |                                                                                                         | [5] = 1: Allo | ow to store. |             |        |   |       |  |
| [4]                   | RESTOR                             | RE_BUSY                                                           |                                                                                                         | [4] = 1: NV   | ′M restore b | ousy.       |        |   |       |  |
| [3]                   | STORE_                             | BUSY                                                              |                                                                                                         | [3] = 1: NV   | /M store bus | sy.         |        |   |       |  |
| [2]                   | CRC_G                              | ROUP_0         [2] = 1: GROUP_0 (Page 03, 04 and 05) check fails. |                                                                                                         |               |              |             |        |   |       |  |
| [1]                   | CRC_G                              | OUP_1 [1] = 1: GROUP_1 (Page 02) check fails.                     |                                                                                                         |               |              |             |        |   |       |  |
| [0]                   | CRC_G                              | P0_GP1                                                            |                                                                                                         | [0] = 1: Gro  | oup 0 or gro | oup 1 check | fails. |   |       |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



#### Register Address: EDh

**Description**: Store command instructs the device to copy the entire contents of the Operating Memory to the matching locations in the non-volatile User Store memory. Restore command instructs the device to copy the entire contents of the non-volatile User Store memory to the matching locations in the Operating Memory. This command should only be used while all outputs are disabled.

| Bits         |                                                                                                                                                                                                                                 | Bit 7 | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |  |  |  |  |  |                  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|------------------|--|--|
| Name         |                                                                                                                                                                                                                                 |       | STORE_RESTORE_CFG                                                                                       |  |  |  |  |  |                  |  |  |
| Default Valu | le                                                                                                                                                                                                                              |       | 0x00                                                                                                    |  |  |  |  |  |                  |  |  |
| Read/Write   |                                                                                                                                                                                                                                 | W     | W W W W W W W                                                                                           |  |  |  |  |  |                  |  |  |
| Bits         | Name                                                                                                                                                                                                                            |       | Description                                                                                             |  |  |  |  |  |                  |  |  |
| [7:0]        | STORE_RESTORE_CFG       [7:0] = 66h: Restore all storable register settings from NVM.         [7:0] = AAh: Store all current storable register settings into NVM a new defaults.         All other combinations are not defined |       |                                                                                                         |  |  |  |  |  | ′M.<br>to NVM as |  |  |

#### Register Address: EFh

**Description**: The PAGE command provides the ability to configure, control and monitor multiple PWM channels through only one physical address. Each PAGE contains the operating commands for one PWM channel.

| Bits         |                                                                                                                                                                                             | Bit 7 | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |  |  |  |  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Name         |                                                                                                                                                                                             |       | PAGE                                                                                                    |  |  |  |  |  |  |  |  |
| Default Valu | le                                                                                                                                                                                          | 0x03  |                                                                                                         |  |  |  |  |  |  |  |  |
| Read/Write   |                                                                                                                                                                                             | R     | R R R R R RW RW RW                                                                                      |  |  |  |  |  |  |  |  |
| Bits         | Name                                                                                                                                                                                        |       | Description                                                                                             |  |  |  |  |  |  |  |  |
| [7:0]        | [7:0]         [7:0] = 02h: All rail setting functions (Page 02).           [7:0] = 03h: rail A (Page 03).           [7:0] = 04h: rail B (Page 04).           [7:0] = 05h: rail C (Page 05). |       |                                                                                                         |  |  |  |  |  |  |  |  |

| Register Address: FBh                                                                                     |          |             |       |             |       |        |       |       |       |
|-----------------------------------------------------------------------------------------------------------|----------|-------------|-------|-------------|-------|--------|-------|-------|-------|
| <b>Description</b> : The Product_ID command indicates the device code is 74 - code identifier for RT3674. |          |             |       |             |       |        |       |       |       |
| Bits                                                                                                      |          | Bit 7       | Bit 6 | Bit 5       | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
| Name                                                                                                      |          |             |       |             | Produ | ict_ID |       |       |       |
| Default Valu                                                                                              | le       |             |       |             | 0x    | 74     |       |       |       |
| Read/Write                                                                                                |          | R           | R     | R           | R     | R      | R     | R     | R     |
| Bits                                                                                                      | Name     | Description |       |             |       |        |       |       |       |
| [7:0]                                                                                                     | Product_ | ID          |       | [7:0] = 74h | 1     |        |       |       |       |

| <b>Register Address</b> : FCh<br><b>Description</b> : Unique model code defined by manufacturer. (Same as SVI3 Reg. 03h.) |                                                      |             |          |             |    |    |   |   |       |  |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|----------|-------------|----|----|---|---|-------|--|
| Bits                                                                                                                      | Bits Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 |             |          |             |    |    |   |   | Bit 0 |  |
| Name                                                                                                                      |                                                      |             | MODEL_ID |             |    |    |   |   |       |  |
| Default Valu                                                                                                              | le                                                   |             |          |             | 0x | 00 |   |   |       |  |
| Read/Write                                                                                                                |                                                      | R           | R        | R           | R  | R  | R | R | R     |  |
| Bits                                                                                                                      | Name                                                 | Description |          |             |    |    |   |   |       |  |
| [7:0]                                                                                                                     | MODEL                                                | _ID         |          | [7:0] = 00h | I  |    |   |   |       |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.
Www.richtek.com DS3674AE-03 July 2023

### **RT3674AE**

| Register Map Rail A (Page 03) |                    |      |       |                |          |  |  |  |  |  |  |
|-------------------------------|--------------------|------|-------|----------------|----------|--|--|--|--|--|--|
| Register Address              | NAME               | Туре | PAGED | Default Value  | NVM      |  |  |  |  |  |  |
| 74h                           | CBG1_A             | R/W  | Yes   | 0x04           | Yes(GP1) |  |  |  |  |  |  |
| 75h                           | CBG2_A             | R/W  | Yes   | 0x04           | Yes(GP1) |  |  |  |  |  |  |
| 76h                           | CBG3_A             | R/W  | Yes   | 0x04           | Yes(GP1) |  |  |  |  |  |  |
| 77h                           | CBG4_A             | R/W  | Yes   | 0x04           | Yes(GP1) |  |  |  |  |  |  |
| 80h                           | I2C_VOUT_OFS_A     | R/W  | Yes   | 0x00           | Yes(GP1) |  |  |  |  |  |  |
| 81h                           | EN_VFIX_A          | R/W  | Yes   | 0x00           | No       |  |  |  |  |  |  |
| 82h                           | VFIX_LSB_A         | R/W  | Yes   | 0x83           | No       |  |  |  |  |  |  |
| 83h                           | VFIX_MSB_A         | R/W  | Yes   | 0x00           | No       |  |  |  |  |  |  |
| 84h                           | FORCE_PSI0_A       | R/W  | Yes   | 0x00           | No       |  |  |  |  |  |  |
| 85h                           | EN_PRT_A           | R/W  | Yes   | 0x7F           | No       |  |  |  |  |  |  |
| 86h                           | LL_SEL_A           | R/W  | Yes   | 0x0A           | No       |  |  |  |  |  |  |
| 87h                           | IOUT_RPT_MSB_A     | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| 88h                           | IOUT_RPT_LSB_A     | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| 89h                           | IOUT_RPT_RATIO_A   | R/W  | Yes   | 0x00           | No       |  |  |  |  |  |  |
| 8Ah                           | TEMP_RPT_A         | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| 8Bh                           | VOUT_RPT_MSB_A     | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| 8Ch                           | VOUT_RPT_LSB_A     | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| 8Dh                           | PRT_FLAG_A         | R/W  | Yes   | Current status | No       |  |  |  |  |  |  |
| 8Eh                           | SVI3_NACK_STATUS_A | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| A2h                           | VFIX_MAX_LSB_A     | R/W  | Yes   | 0xFF           | No       |  |  |  |  |  |  |
| A3h                           | VFIX_MAX_MSB_A     | R/W  | Yes   | 0x01           | No       |  |  |  |  |  |  |
| A4h                           | OCP_WARN_HYS_A     | R/W  | Yes   | 0x00           | Yes(GP1) |  |  |  |  |  |  |
| A5h                           | MISC_A             | R/W  | Yes   | 0x00           | Yes(GP1) |  |  |  |  |  |  |
| A6h                           | VRHOT_TH_A         | R/W  | Yes   | 0x8C           | Yes(GP1) |  |  |  |  |  |  |
| A7h                           | OTP_TH_A           | R/W  | Yes   | 0xA5           | Yes(GP1) |  |  |  |  |  |  |
| A9h                           | PSYS_RPT_MSB       | R    | Yes   | Current status | No       |  |  |  |  |  |  |
| AAh                           | PSYS_RPT_LSB       | R    | Yes   | Current status | No       |  |  |  |  |  |  |

#### Register Address: 74h

| Description  | Description: Adjustment phase1 current balance gain of rail A. |       |             |                                                                       |                                                                            |                                                                                  |                                                         |              |       |  |  |
|--------------|----------------------------------------------------------------|-------|-------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|--------------|-------|--|--|
| Bits         |                                                                | Bit 7 | Bit 6       | Bit 5                                                                 | Bit 4                                                                      | Bit 3                                                                            | Bit 2                                                   | Bit 1        | Bit 0 |  |  |
| Name         |                                                                |       | CBG1_A      |                                                                       |                                                                            |                                                                                  |                                                         |              |       |  |  |
| Default Valu | le                                                             |       | 0x04        |                                                                       |                                                                            |                                                                                  |                                                         |              |       |  |  |
| Read/Write   |                                                                | R     | R           | R                                                                     | R                                                                          | R                                                                                | RW                                                      | RW           | RW    |  |  |
| Bits         | Name                                                           |       | Description |                                                                       |                                                                            |                                                                                  |                                                         |              |       |  |  |
| [7:3]        | Reserve                                                        | d     |             | Reserved                                                              | bits                                                                       |                                                                                  |                                                         |              |       |  |  |
| [2:0]        | CBG                                                            |       |             | [2:0] = 000<br>[2:0] = 010<br>[2:0] = 100<br>[2:0] = 110<br>The defau | ): 69.2%, [2<br>): 84.6%, [2<br>): 100% (de<br>): 115.38%,<br>It value can | :0] = 001: 76<br>:0] = 011: 92<br>fault), [2:0] :<br>[2:0] = 111:<br>be set by N | 5.9%,<br>2.3%,<br>= 101: 107.6<br>123.08%<br>IVM. (Page | 69%,<br>03). |       |  |  |

#### Copyright © 2023 Richtek Technology Corporation. All rights reserved. DS3674AE-03 July 2023 www.richtek.com



### Register Address: 75h

| <b>Description</b> : Adjustment phase2 current balance gain of rail A. |         |       |       |               |                                                                                                                                                                                                                                           |       |       |       |       |  |  |
|------------------------------------------------------------------------|---------|-------|-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--|--|
| Bits                                                                   |         | Bit 7 | Bit 6 | Bit 5         | Bit 4                                                                                                                                                                                                                                     | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                   |         |       |       | CBG2_A        |                                                                                                                                                                                                                                           |       |       |       |       |  |  |
| Default Valu                                                           | ue      | 0x04  |       |               |                                                                                                                                                                                                                                           |       |       |       |       |  |  |
| Read/Write                                                             |         | R     | R     | R             | R                                                                                                                                                                                                                                         | R     | RW    | RW    | RW    |  |  |
| Bits                                                                   | Name    |       |       | Description   |                                                                                                                                                                                                                                           |       |       |       |       |  |  |
| [7:3]                                                                  | Reserve | d     |       | Reserved bits |                                                                                                                                                                                                                                           |       |       |       |       |  |  |
| [2:0]                                                                  | D] CBG  |       |       |               | [2:0] = 000: 69.2%, [2:0] = 001: 76.9%,<br>[2:0] = 010: 84.6%, [2:0] = 011: 92.3%,<br>[2:0] = 100: 100% (default), [2:0] = 101: 107.69%,<br>[2:0] = 110: 115.38%, [2:0] = 111: 123.08%<br>The default value can be set by NVM. (Page 03). |       |       |       |       |  |  |

| Register A                                                     | ddress: 76 | 3h    |        |                                                    |       |       |       |       |       |  |  |
|----------------------------------------------------------------|------------|-------|--------|----------------------------------------------------|-------|-------|-------|-------|-------|--|--|
| Description: Adjustment phase3 current balance gain of rail A. |            |       |        |                                                    |       |       |       |       |       |  |  |
| Bits                                                           |            | Bit 7 | Bit 6  | Bit 5                                              | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                           |            |       | CBG3_A |                                                    |       |       |       |       |       |  |  |
| Default Value                                                  |            | 0x04  |        |                                                    |       |       |       |       |       |  |  |
| Read/Write                                                     |            | R     | R      | R                                                  | R     | R     | RW    | RW    | RW    |  |  |
| Bits                                                           | Name       |       |        | Description                                        |       |       |       |       |       |  |  |
| [7:3]                                                          | Reserve    | d     |        | Reserved bits                                      |       |       |       |       |       |  |  |
| [2:0]                                                          |            |       |        | [2:0] = 000: 69.2%, [2:0] = 001: 76.9%,            |       |       |       |       |       |  |  |
|                                                                |            |       |        | [2:0] = 010: 84.6%, [2:0] = 011: 92.3%,            |       |       |       |       |       |  |  |
|                                                                | CBG        |       |        | [2:0] = 100: 100% (default), [2:0] = 101: 107.69%, |       |       |       |       |       |  |  |
|                                                                |            |       |        | [2:0] = 110: 115.38%, [2:0] = 111: 123.08%         |       |       |       |       |       |  |  |
|                                                                |            |       |        | The default value can be set by NVM. (Page 03).    |       |       |       |       |       |  |  |

| Register Address: 77h<br>Description: Adjustment phase4 current balance gain of rail A. |           |       |       |                                                                                                                                                                                                                                           |       |       |       |       |       |  |
|-----------------------------------------------------------------------------------------|-----------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--|
| Bits                                                                                    |           | Bit 7 | Bit 6 | Bit 5                                                                                                                                                                                                                                     | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
| Name                                                                                    |           |       |       | CBG4_A                                                                                                                                                                                                                                    |       |       |       |       |       |  |
| Default Val                                                                             | ue        | 0x04  |       |                                                                                                                                                                                                                                           |       |       |       |       |       |  |
| Read/Write                                                                              |           | R     | R     | R                                                                                                                                                                                                                                         | R     | R     | RW    | RW    | RW    |  |
| Bits                                                                                    | Name      |       |       | Description                                                                                                                                                                                                                               |       |       |       |       |       |  |
| [7:3]                                                                                   | Reserve   | d     |       | Reserved bits                                                                                                                                                                                                                             |       |       |       |       |       |  |
| [2:0]                                                                                   | [2:0] CBG |       |       | [2:0] = 000: 69.2%, [2:0] = 001: 76.9%,<br>[2:0] = 010: 84.6%, [2:0] = 011: 92.3%,<br>[2:0] = 100: 100% (default), [2:0] = 101: 107.69%,<br>[2:0] = 110: 115.38%, [2:0] = 111: 123.08%<br>The default value can be set by NVM. (Page 03). |       |       |       |       |       |  |
#### Register Address: 80h

**Description**: Setting VOUT offset of rail A. The capability of controller is  $0.25V \sim 2.8V$ . (i.e.  $0.25V \leq VID$  setting ± SVI3 VOUT\_OFFSET ± I2C VOUT\_OFFSET  $\leq 2.8V$ ). The offset slew rate is 1/4 of SVI3 UP\_SLEW\_RATE. The minimum slew rate is 2.5 mV/µs. The VR begins ramping up and return to PSI0 when setting VOUT offset. PSI state returns to the original state after the output voltage is within tolerance and start-up ramping is complete. If CPU sends change PSI command, the controller follows change PSI command and VOUT offset still exists. When CPU sends VID off command, the output voltage is 0V.

| Bits         |      | Bit 7 | Bit 6                | Bit 5                                                                                                  | Bit 4                                                                                     | Bit 3                                                                     | Bit 2                                                   | Bit 1 | Bit 0 |
|--------------|------|-------|----------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------|-------|-------|
| Name         |      |       |                      |                                                                                                        | I2C_VOU                                                                                   | T_OFS_A                                                                   |                                                         |       |       |
| Default Valu | le   |       |                      |                                                                                                        | 0x                                                                                        | 00                                                                        |                                                         |       |       |
| Read/Write   |      | RW    | RW RW RW RW RW RW RW |                                                                                                        |                                                                                           |                                                                           |                                                         |       |       |
| Bits         | Name |       |                      | Descripti                                                                                              | on                                                                                        |                                                                           |                                                         |       |       |
| [7:0]        | OFS  |       |                      | [7:0] = 004<br>[7]: sign b<br>[6:0]: 5mV<br>[e.g.]<br>000000011<br>00000011<br>11111111 :<br>The defau | n: no offset<br>it (as part of<br>//step<br>= current V<br>= current VII<br>ilt value can | two's comp<br>ID + (1 x VI<br>ID + (3 x VI<br>D - (1 x VID<br>be set by N | olement)<br>D step)<br>D steps)<br>step)<br>IVM.(Page ( | 03)   |       |

| Register Address: 81h<br>Description: Enable/Disable fixed VID mode of rail A. |                |       |                             |                               |                      |       |       |       |       |  |
|--------------------------------------------------------------------------------|----------------|-------|-----------------------------|-------------------------------|----------------------|-------|-------|-------|-------|--|
| Bits                                                                           |                | Bit 7 | Bit 6                       | Bit 5                         | Bit 4                | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
| Name                                                                           |                |       | EN_VFIX_A                   |                               |                      |       |       |       |       |  |
| Default Valu                                                                   | ult Value 0x00 |       |                             |                               |                      |       |       |       |       |  |
| Read/Write                                                                     |                | R     | R                           | R                             | R                    | R     | R     | R     | RW    |  |
| Bits                                                                           | Name           |       |                             | Description                   |                      |       |       |       |       |  |
| [7:1]                                                                          | Reserve        | d     |                             | Reserved bits                 |                      |       |       |       |       |  |
| [0] EN_VFIX                                                                    |                |       | [0] = 0: Dis<br>[0] = 1: En | sable fixed \<br>able fixed \ | /ID mode<br>/ID mode |       |       |       |       |  |

#### Register Address: 82h

| Description        | <b>Description</b> : 9-bit fixed VID (Reg. 0x82h + Reg. 0x83h). Set voltage in fixed VID mode of rail A. In fixed VID mode,<br>/R skips VID packet and changes PSI commands. While fixed VID is enabled, VR does not act for I2C |                |              |                                                           |                |               |            |              |            |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|-----------------------------------------------------------|----------------|---------------|------------|--------------|------------|--|
| VOUT_OFF           | SET as w                                                                                                                                                                                                                         | ell. After dis | abling fixed | VID mode,                                                 | VID returns    | s to the last | VID packet | target and   | last power |  |
| state. When        | entering/                                                                                                                                                                                                                        | exiting fixed  | VID mode,    | the slew rat                                              | te is 1/4 of 8 | SVI3 UP_SL    | EW_RAIE.   |              |            |  |
| Bits               |                                                                                                                                                                                                                                  | Bit 7          | Bit 6        | Bit 5                                                     | Bit 4          | Bit 3         | Bit 2      | Bit 1        | Bit 0      |  |
| Name               |                                                                                                                                                                                                                                  |                |              |                                                           | VFIX_I         | _SB_A         |            |              |            |  |
| Default Value 0x83 |                                                                                                                                                                                                                                  |                |              |                                                           |                |               |            |              |            |  |
| Read/Write RW RW   |                                                                                                                                                                                                                                  |                |              | RW                                                        | RW             | RW            | RW         | RW           | RW         |  |
| Bits               | Name                                                                                                                                                                                                                             |                |              | Description                                               | on             |               |            |              |            |  |
|                    |                                                                                                                                                                                                                                  |                |              | VFIX[8:0]                                                 | = VFIX_MS      | B[0]+VFIX_    | LSB[7:0]   |              |            |  |
|                    |                                                                                                                                                                                                                                  |                |              | Voltage of                                                | fixed VID m    | node = 0.0V   | when recei | ves an off c | ode        |  |
| [7:0]              | VFIX_LS                                                                                                                                                                                                                          | SB             |              | (VFIX[8:0]                                                | = 000h)        |               |            |              |            |  |
|                    |                                                                                                                                                                                                                                  |                |              | Voltage of fixed VID mode = 0.245V+VFIX[8:0]×5mV, voltage |                |               |            |              |            |  |
|                    |                                                                                                                                                                                                                                  |                |              | ranges fro                                                | m 0.25V to     | 2.8V.         |            |              |            |  |



#### Register Address: 83h

Description: 9-bit fixed VID (Reg. 0x82h + Reg. 0x83h). Set voltage in fixed VID mode of rail A. In fixed VID mode, VR skips VID packet and changes PSI commands. While Fixed VID is enable, VR does not act for I2C VOUT\_OFFSET as well. After disabling fixed VID mode, VID returns to the last VID packet target and last power state. When entering/exiting fixed VID mode, the slew rate is 1/4 of SVI3 UP\_SLEW\_RATE.

| Bits               |                    | Bit 7 | Bit 6       | Bit 5                                                             | Bit 4                                                            | Bit 3                                             | Bit 2                               | Bit 1                       | Bit 0         |
|--------------------|--------------------|-------|-------------|-------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|-------------------------------------|-----------------------------|---------------|
| Name               |                    |       |             |                                                                   | VFIX_N                                                           | MSB_A                                             |                                     |                             |               |
| Default Value 0x00 |                    |       |             |                                                                   |                                                                  |                                                   |                                     |                             |               |
| Read/Write         | rite R R R R R R R |       |             |                                                                   |                                                                  |                                                   |                                     | RW                          |               |
| Bits               | Name               |       | Description |                                                                   |                                                                  |                                                   |                                     |                             |               |
| [7:1]              | Reserve            | d     |             | Reserved                                                          | bits                                                             |                                                   |                                     |                             |               |
| [0]                | VFIX_M             | SB    |             | VFIX[8:0]<br>Voltage of<br>(VFIX[8:0]<br>Voltage of<br>ranges fro | = VFIX_MS<br>fixed VID m<br>= 000h)<br>fixed VID m<br>m 0.25V to | B[0]+VFIX_<br>node = 0.0V<br>node = 0.24<br>2.8V. | LSB[7:0]<br>when recei<br>5V+VFIX[8 | ves an off c<br>:0]×5mV, vo | ode<br>oltage |



| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corpor | ation. |      |
|-----------------------------------------------------------------------|---------|--------------------------------------------------------|--------|------|
| www.richtek.com                                                       |         | DS3674AE-03                                            | July   | 2023 |
| 74                                                                    |         |                                                        |        |      |

# **RT3674AE**

#### Register Address: 84h

Description: Enable/Disable FORCE\_PSI0 function of rail A, and the controller still operates in PSI0 when change PSI command is received. The PSI status follow SVI3. Bit 7 Bit 4 Bits Bit 6 Bit 5 Bit 3 Bit 2 Bit 1 Bit 0 Force\_PSI0\_A Name **Default Value** 0x00 **Read/Write** R R R R R R R RW Bits Name Description [7:1] Reserved Reserved bits

| [0] FORCE_PSI0 [10] In this a line of a data gliefor output to be and ignore o | [0] | FORCE_PSI0 | <ul> <li>[0] = 0: Follow SVI3 power states (default)</li> <li>[0] = 1: Fixed in PSI0 and ignore other PSIx command. VR always operates full phase count. The SVI3 Register PSI state follows SVI3 command and ACK PSI change command.</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| Register Ac  | ddress: 85h |              |               |                                                 |                                 |              |             |       |       |  |  |
|--------------|-------------|--------------|---------------|-------------------------------------------------|---------------------------------|--------------|-------------|-------|-------|--|--|
| Description  | : Enable/   | Disable prot | ection funct  | ion of rail A                                   |                                 |              | •           | •     |       |  |  |
| Bits         |             | Bit 7        | Bit 6         | Bit 5                                           | Bit 4                           | Bit 3        | Bit 2       | Bit 1 | Bit 0 |  |  |
| Name         |             |              |               |                                                 | EN_P                            | RT_A         |             |       |       |  |  |
| Default Valu | le          |              |               |                                                 | 0x                              | 7F           |             |       |       |  |  |
| Read/Write   |             | R            | RW            | RW                                              | RW                              | RW           | RW          | RW    | RW    |  |  |
| Bits         | Name        |              |               | Description                                     | on                              |              |             |       |       |  |  |
| [7]          | Reserve     | d            |               | Reserved                                        | red bit                         |              |             |       |       |  |  |
| [6]          | EN VRH      | ют           |               | [6] = 0: Dis                                    | [6] = 0: Disable VRHOT function |              |             |       |       |  |  |
| [0]          |             |              |               | [6] = 1: En                                     | able VRHO                       | T function ( | default)    |       |       |  |  |
| [5]          | EN OTF      | EN_OTP       |               |                                                 | sable OT pro                    | otection     | 14 )        |       |       |  |  |
|              |             |              |               | [5] = 1: En                                     | able OT pro                     |              | ault)       |       |       |  |  |
| [4]          |             |              |               | [4] = 0: Dis<br>[4] = 1: En                     | sable Temp                      | OC Warnir    | ng lunction |       |       |  |  |
| [+]          |             |              |               | The default value can be set by NVM. (Page 02). |                                 |              |             |       |       |  |  |
|              |             |              |               | [3] = 0: Disable sum OC protection              |                                 |              |             |       |       |  |  |
| [3]          | EN_OCH      | ⊃_SUM        |               | [3] = 1: En                                     | able sum O                      | C protection | n           |       |       |  |  |
|              |             |              |               | The defau                                       | lt value can                    | be set by N  | IVM. (Page  | 02).  |       |  |  |
| [2]          | EN NV       |              |               | [2] = 0: Dis                                    | sable NV pr                     | otection     |             |       |       |  |  |
| [~]          |             |              |               |                                                 | able NV pro                     | otection (de | fault)      |       |       |  |  |
| [1]          | EN UV       |              |               | [1] = 0: Disable UV protection                  |                                 |              |             |       |       |  |  |
|              |             |              |               | [1] = 1: Enable UV protection (default)         |                                 |              |             |       |       |  |  |
| [0]          | EN_OV       |              |               | [0] = 0: Disable OV protection                  |                                 |              |             |       |       |  |  |
|              |             |              | _[[0] = 1: En | iable Ov pro                                    | stection (de                    | iault)       |             |       |       |  |  |



#### Register Address: 86h

Description: Selection load-line of rail A

| Description. Selection load-line of fail A. |          |                                                                                                                                                              |       |                                             |                                      |              |       |       |       |  |  |  |  |
|---------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------|--------------------------------------|--------------|-------|-------|-------|--|--|--|--|
| Bits                                        |          | Bit 7                                                                                                                                                        | Bit 6 | Bit 5                                       | Bit 4                                | Bit 3        | Bit 2 | Bit 1 | Bit 0 |  |  |  |  |
| Name                                        |          |                                                                                                                                                              |       |                                             | LL_S                                 | EL_A         |       |       |       |  |  |  |  |
| Default Valu                                | ie       |                                                                                                                                                              |       |                                             | 0x                                   | 0A           |       |       |       |  |  |  |  |
| Read/Write                                  |          | RW                                                                                                                                                           | R     | R                                           | RW                                   | RW           | RW    | RW    | RW    |  |  |  |  |
| Bits                                        | Name     |                                                                                                                                                              |       | Description                                 | on                                   |              |       |       |       |  |  |  |  |
| [7]                                         | SVI3_I20 | C_LL_SEL                                                                                                                                                     |       | It is used t<br>[7] = 0: SV<br>[7] = 1: I20 | to set load-li<br>/I3 (default)<br>C | ne control n | node. |       |       |  |  |  |  |
| [6:5]                                       | Reserve  | d                                                                                                                                                            |       | Reserved                                    | bits                                 |              |       |       |       |  |  |  |  |
| [4:0]                                       | SEL_LL   | Load-line adjustment relative to nominal initial setting<br>Load-line = Reg[4:0] * 10% * Default LL<br>10101b - 11111b = 200%<br>[4:0] = 0Ah: 100% (default) |       |                                             |                                      |              |       |       |       |  |  |  |  |

#### Register Address: 87h

**Description**: Output current reporting consists of a 10-bit encoding mapped to I\_OUT\_SCALE\_A. IOUT\_RPT should read IOUT\_RPT\_MSB first and then read IOUT\_RPT\_LSB. (Reg. 87h+Reg. 88h)

| Bits         |                                                                                                                                                                                                                         | Bit 7           | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |          |         |        |                   |   |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------|----------|---------|--------|-------------------|---|--|--|
| Name         |                                                                                                                                                                                                                         |                 | IOUT_RPT_MSB_A                                                                                          |          |         |        |                   |   |  |  |
| Default Valu | le                                                                                                                                                                                                                      |                 |                                                                                                         |          | current | status |                   |   |  |  |
| Read/Write   |                                                                                                                                                                                                                         | R R R R R R R R |                                                                                                         |          |         |        |                   | R |  |  |
| Bits         | Name                                                                                                                                                                                                                    |                 | Description                                                                                             |          |         |        |                   |   |  |  |
| [7:2]        | Reserve                                                                                                                                                                                                                 | d               |                                                                                                         | Reserved | bits    |        |                   |   |  |  |
| [1:0]        | 1:0]       IOUT_RPT         1:0]       IOUT_RPT         1:0]       IOUT_RPT         IOUT_RPT       I_Load(A) = IOUT_RPT[9:0] × MAX_CURRENT/1023         Note:       MAX_CURRENT = 3FFh of selected output current scale |                 |                                                                                                         |          |         |        | B[7:0]<br>t scale |   |  |  |

| egister Address: 88h                                                                                                                                                                      |                                                                                                               |       |             |       |       |                   |       |       |       |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------------|-------|-------|-------------------|-------|-------|-------|--|
| Description                                                                                                                                                                               | <b>Description</b> : Output current reporting consists of a 10-bit encoding mapped to I_OUT_SCALE_A. IOUT_RPT |       |             |       |       |                   |       |       |       |  |
| should read IOUT_RPT_MSB first and then read IOUT_RPT_LSB. (Reg. 87h+Reg. 88h)                                                                                                            |                                                                                                               |       |             |       |       |                   |       |       |       |  |
| Bits                                                                                                                                                                                      |                                                                                                               | Bit 7 | Bit 6       | Bit 5 | Bit 4 | Bit 3             | Bit 2 | Bit 1 | Bit 0 |  |
| Name IOUT_RPT_LSB_A                                                                                                                                                                       |                                                                                                               |       |             |       |       |                   |       |       |       |  |
| Default Value current status                                                                                                                                                              |                                                                                                               |       |             |       |       |                   |       |       |       |  |
| Read/Write                                                                                                                                                                                |                                                                                                               | R     | R           | R     | R     | R                 | R     | R     | R     |  |
| Bits                                                                                                                                                                                      | Name                                                                                                          |       | Description |       |       |                   |       |       |       |  |
| [7:0] IOUT_RPT IOUT_RPT[9:0] = IOUT_RPT_MSB[1:0]+IOUT_RPT_LSB[7:0]<br>I <sub>Load</sub> (A) = IOUT_RPT[9:0]×MAX_CURRENT/1023<br>Note: MAX_CURRENT = 3FFh of selected output current scale |                                                                                                               |       |             |       |       | B[7:0]<br>t scale |       |       |       |  |

### **RT3674AE**

#### Register Address: 89h

| Description          | scription: Output current reporting ratio adjustment of SVI3 telemetry for rail A. |       |       |                            |                          |                             |            |       |       |
|----------------------|------------------------------------------------------------------------------------|-------|-------|----------------------------|--------------------------|-----------------------------|------------|-------|-------|
| Bits                 |                                                                                    | Bit 7 | Bit 6 | Bit 5                      | Bit 4                    | Bit 3                       | Bit 2      | Bit 1 | Bit 0 |
| Name                 |                                                                                    |       |       |                            | IOUT_RPT                 | _RATIO_A                    |            |       |       |
| Default Valu         | Ie                                                                                 |       | 0x00  |                            |                          |                             |            |       |       |
| Read/Write R R       |                                                                                    |       |       | R                          | R                        | R                           | R          | RW    | RW    |
| Bits                 | Name                                                                               |       |       | Descriptio                 | on                       |                             |            |       |       |
| [7:2]                | Reserve                                                                            | d     |       | Reserved bits              |                          |                             |            |       |       |
| [1:0] IOUT_RPT_RATIO |                                                                                    |       |       | [1:0] = 00:<br>[1:0] = 10: | 100% (defa<br>75%, [1:0] | ault), [1:0] =<br>= 11: 50% | 01: 87.5%, |       |       |

| Register Address: 8Ah                         |        |                                                      |            |       |       |       |       |       |       |  |  |
|-----------------------------------------------|--------|------------------------------------------------------|------------|-------|-------|-------|-------|-------|-------|--|--|
| Description: Temperature reporting of rail A. |        |                                                      |            |       |       |       |       |       |       |  |  |
| Bits                                          |        | Bit 7                                                | Bit 6      | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                          |        |                                                      | TEMP_RPT_A |       |       |       |       |       |       |  |  |
| Default Valu                                  | le     | current status                                       |            |       |       |       |       |       |       |  |  |
| Read/Write                                    |        | R R R R R R R                                        |            |       |       |       |       | R     |       |  |  |
| Bits                                          | Name   | Description                                          |            |       |       |       |       |       |       |  |  |
| [7:0]                                         | TEMP_F | EMP_RPTTemperature( $^{\circ}C$ ) = TEMP_RPT[7:0]-40 |            |       |       |       |       |       |       |  |  |

#### Register Address: 8Bh

**Description**: Output voltage reporting data payloads consist of 10 bits for rail A. VOUT\_RPT should read VOUT\_RPT\_MSB first and then read VOUT\_RPT\_LSB. (Reg. 8Bh+Reg. 8Ch)

| Bits                         |                                                                                        | Bit 7          | Bit 6 | Bit 5     | Bit 4 | Bit 3 | Bit 2 | Bit 1    | Bit 0 |
|------------------------------|----------------------------------------------------------------------------------------|----------------|-------|-----------|-------|-------|-------|----------|-------|
| Name                         |                                                                                        | VOUT_RPT_MSB_A |       |           |       |       |       |          |       |
| Default Value current status |                                                                                        |                |       |           |       |       |       |          |       |
| Read/Write R R R R R R R     |                                                                                        |                |       |           |       | R     | R     |          |       |
| Bits                         | Name                                                                                   |                |       | Descripti | on    |       |       |          |       |
| [7:2]                        | Reserve                                                                                | d              |       | Reserved  | bits  |       |       |          |       |
| [1:0]                        | VOUT_RPTVOUT_RPT[9:0] = VOUT_RPT_MSB[1:0]+VOUT_RPT_LSB[7:0]VOUT(V) = VOUT_RPT[9:0]×5mV |                |       |           |       |       |       | LSB[7:0] |       |

| Register Address: 8Ch<br>Description: Output voltage reporting data payloads consist of 10 bits for rail A. VOUT RPT should read |      |   |   |                                                                                    |         |          |   |   |   |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|------|---|---|------------------------------------------------------------------------------------|---------|----------|---|---|---|--|--|
| VOUT_RPT_MSB first and then read VOUT_RPT_LSB. (Reg. 8Bh+Reg. 8Ch)                                                               |      |   |   |                                                                                    |         |          |   |   |   |  |  |
| Bits         Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0             |      |   |   |                                                                                    |         |          |   |   |   |  |  |
| Name                                                                                                                             |      |   |   |                                                                                    | VOUT_RF | PT_LSB_A |   |   |   |  |  |
| Default Valu                                                                                                                     | le   |   |   |                                                                                    | current | status   |   |   |   |  |  |
| Read/Write                                                                                                                       |      | R | R | R                                                                                  | R       | R        | R | R | R |  |  |
| Bits                                                                                                                             | Name |   |   | Description                                                                        |         |          |   |   |   |  |  |
| [7:0] VOUT_RPT                                                                                                                   |      |   |   | VOUT_RPT[9:0] = VOUT_RPT_MSB[1:0]+VOUT_RPT_LSB[7:0]<br>VOUT(V) = VOUT_RPT[9:0]×5mV |         |          |   |   |   |  |  |



#### Register Address: 8Dh

· Protection indicator of rail A

| Description  | . FIOLECIN |                                                                                                                                                     |                                                                                    |                                                                                                                                                   |            |        |       |       |       |  |  |
|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-------|-------|-------|--|--|
| Bits         |            | Bit 7                                                                                                                                               | Bit 6                                                                              | Bit 5                                                                                                                                             | Bit 4      | Bit 3  | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name         |            |                                                                                                                                                     |                                                                                    |                                                                                                                                                   | PRT_F      | LAG_A  |       |       |       |  |  |
| Default Valu | 16         |                                                                                                                                                     |                                                                                    | current status                                                                                                                                    |            |        |       |       |       |  |  |
| Read/Write   |            | R                                                                                                                                                   | RW                                                                                 | RW                                                                                                                                                | R          | R      | R     | R     | R     |  |  |
| Bits         | Name       |                                                                                                                                                     |                                                                                    | Description                                                                                                                                       |            |        |       |       |       |  |  |
| [7]          | Reserve    | d                                                                                                                                                   |                                                                                    | Reserved bit                                                                                                                                      |            |        |       |       |       |  |  |
| [6]          | VRHOT      | [6] = 0: No occurrence of VRHOT warning         IOT assertion       [6] = 1: Occurrence of VRHOT warning         This bit is writeable 1b to clear. |                                                                                    |                                                                                                                                                   |            |        |       |       |       |  |  |
| [5]          | OCP_W      | ARN assert                                                                                                                                          | ion                                                                                | <ul> <li>[5] = 0: No occurrence of OCP warning</li> <li>[5] = 1: Occurrence of OCP warning</li> <li>This bit is writeable 1b to clear.</li> </ul> |            |        |       |       |       |  |  |
| [4]          | OTP        |                                                                                                                                                     |                                                                                    | [4] = 0: No occurrence of OTP<br>[4] = 1: Occurrence of OTP                                                                                       |            |        |       |       |       |  |  |
| [3]          | UVP        |                                                                                                                                                     |                                                                                    | [3] = 0: No<br>[3] = 1: Oc                                                                                                                        | occurrence | of UVP |       |       |       |  |  |
| [2]          | OVP        |                                                                                                                                                     |                                                                                    | [2] = 0: No<br>[2] = 1: Oc                                                                                                                        | occurrence | of OVP |       |       |       |  |  |
| [1]          | OCP        |                                                                                                                                                     | <ul><li>[1] = 0: No occurrence of OCP</li><li>[1] = 1: Occurrence of OCP</li></ul> |                                                                                                                                                   |            |        |       |       |       |  |  |
| [0]          | SSOCP      | CP [0] = 0: No occurrence of SSOCP<br>[0] = 1: Occurrence of SSOCP                                                                                  |                                                                                    |                                                                                                                                                   |            |        |       |       |       |  |  |

| Register Address: 8Eh<br>Description: SVI3 NACKs states of rail A. (Same as SVI3 Reg. 11h.) |         |           |             |                                                                                           |                                                                                        |                                                                                              |                                                                                  |                                           |       |  |  |
|---------------------------------------------------------------------------------------------|---------|-----------|-------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------|-------|--|--|
| Bits                                                                                        |         | Bit 7     | Bit 6       | Bit 5                                                                                     | Bit 4                                                                                  | Bit 3                                                                                        | Bit 2                                                                            | Bit 1                                     | Bit 0 |  |  |
| Name SVI3_NACK_STATUS_A                                                                     |         |           |             |                                                                                           |                                                                                        |                                                                                              |                                                                                  |                                           |       |  |  |
| Default Value current status                                                                |         |           |             |                                                                                           |                                                                                        |                                                                                              |                                                                                  |                                           |       |  |  |
| Read/Write R R R R R R                                                                      |         |           |             |                                                                                           |                                                                                        |                                                                                              | R                                                                                |                                           |       |  |  |
| Bits                                                                                        | Name    |           | Description |                                                                                           |                                                                                        |                                                                                              |                                                                                  |                                           |       |  |  |
| [7:6]                                                                                       | Reserve | d         |             | Reserved                                                                                  | bits                                                                                   |                                                                                              |                                                                                  |                                           |       |  |  |
| [5:0]                                                                                       | SVI3_N/ | ACK_STATI | SL          | [5] = 1: Co<br>[4] = 1: Co<br>[3] = 1: Co<br>[2] = 1: Inv<br>[1] = 1: Inv<br>[0] = 1: Inv | ommunicatic<br>ommunicatic<br>ommunicatic<br>valid Comma<br>valid Comma<br>valid Comma | on Error: Co<br>on Error: Fra<br>on Error: CR<br>and: Undefii<br>and: Undefii<br>and: Not Ex | mmand befo<br>ming Error<br>C Error<br>ned Registe<br>ned Payload<br>ecutable/No | ore ACK<br>r Command<br>d<br>ot Supported | 1     |  |  |

### **RT3674AE**

### Register Address: A2h

| Description                  | : 9-bit fixe | ed VID (Reg | . A2h + Reg | g. A3h). Set                                                   | maximum v                                                                 | oltage in fix                                             | ed VID mod                                   | e of rail A.                           |                             |  |
|------------------------------|--------------|-------------|-------------|----------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------|----------------------------------------|-----------------------------|--|
| Bits                         |              | Bit 7       | Bit 6       | Bit 5                                                          | Bit 4                                                                     | Bit 3                                                     | Bit 2                                        | Bit 1                                  | Bit 0                       |  |
| Name                         |              |             |             |                                                                | VFIX_MA                                                                   | X_LSB_A                                                   |                                              |                                        |                             |  |
| Default Value 0xFF           |              |             |             |                                                                |                                                                           |                                                           |                                              |                                        |                             |  |
| Read/Write RW RW RW RW RW RW |              |             |             |                                                                |                                                                           | RW                                                        |                                              |                                        |                             |  |
| Bits                         | Name         |             | Description |                                                                |                                                                           |                                                           |                                              |                                        |                             |  |
| [7:0]                        | VFIX_M       | AX_LSB      |             | VFIX_MAX<br>Voltage of<br>(VFIX_MA<br>Voltage of<br>voltage ra | X[8:0] = VFI<br>fixed VID m<br>X[8:0] = 000<br>fixed VID m<br>nges from 0 | X_MAX_MS<br>nax mode<br>Dh)<br>nax mode =<br>.25V to 2.8\ | B[0]+VFIX_<br>= 0V when i<br>0.245V+VF<br>/. | _MAX_LSB[<br>receives an<br>FIX_MAX[8: | 7:0]<br>off code<br>0]×5mV, |  |

| Register Ac            | Register Address: A3h                                                                                        |        |             |                                                                                                                                                                                                          |       |       |       |       |       |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--|--|--|
| Description            | <b>Description</b> : 9-bit fixed VID (Reg. A2h + Reg. A3h). Set maximum voltage in fixed VID mode of rail A. |        |             |                                                                                                                                                                                                          |       |       |       |       |       |  |  |  |
| Bits                   |                                                                                                              | Bit 7  | Bit 6       | Bit 5                                                                                                                                                                                                    | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |  |
| Name                   | ame VFIX_MAX_MSB_A                                                                                           |        |             |                                                                                                                                                                                                          |       |       |       |       |       |  |  |  |
| Default Value 0x01     |                                                                                                              |        |             |                                                                                                                                                                                                          |       |       |       |       |       |  |  |  |
| Read/Write R R R R R R |                                                                                                              |        |             |                                                                                                                                                                                                          |       |       | RW    |       |       |  |  |  |
| Bits                   | Name                                                                                                         |        | Description |                                                                                                                                                                                                          |       |       |       |       |       |  |  |  |
| [7:1]                  | Reserve                                                                                                      | d      |             | Reserved                                                                                                                                                                                                 | bits  |       |       |       |       |  |  |  |
| [0]                    | VFIX_M                                                                                                       | AX_MSB |             | VFIX_MAX[8:0] = VFIX_MAX_MSB[0]+VFIX_MAX_LSB[7:0]<br>Voltage of fixed VID max mode = 0V when receives an off code<br>(VFIX_MAX[8:0] = 000h)<br>Voltage of fixed VID max mode = 0.245V+VFIX_MAX[8:0]×5mV, |       |       |       |       |       |  |  |  |

| Register Address: A4h<br>Description: It is used to set overcurrent warning hysteresis of rail A. |      |                |       |             |       |       |       |       |       |  |  |
|---------------------------------------------------------------------------------------------------|------|----------------|-------|-------------|-------|-------|-------|-------|-------|--|--|
| Bits                                                                                              |      | Bit 7          | Bit 6 | Bit 5       | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                                              |      | OCP_WARN_HYS_A |       |             |       |       |       |       |       |  |  |
| Default Valu                                                                                      | le   |                |       |             | 0x    | 00    |       |       |       |  |  |
| Read/Write                                                                                        |      | RW             | RW    | RW          | RW    | RW    | RW    | RW    | RW    |  |  |
| Bits                                                                                              | Name |                |       | Description | on    |       |       |       |       |  |  |
| [7:0]OCP_WARN_HYS1LSB = I_OUT_SCALE/384 A<br>The default value can be set by NVM. (Page 03).      |      |                |       |             |       |       |       |       |       |  |  |

RICHTEK

#### Register Address: A5h

| Description | n Set IGN      |         | FORCE P |                                                                                                                                                                                                                                                                                                                                      | <sup>2</sup> C VRHOT                                                                                                                                                                                                                                                                                                      | and SV/I3 |       |       |       |  |  |
|-------------|----------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|-------|--|--|
| Bits        |                | Bit 7   | Bit 6   | Bit 5                                                                                                                                                                                                                                                                                                                                | Bit 4                                                                                                                                                                                                                                                                                                                     | Bit 3     | Bit 2 | Bit 1 | Bit 0 |  |  |
| Nome        |                | Dit i   | Dit 0   | Dit 5                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                           |           | DILZ  | DICT  | Dit U |  |  |
| Name        |                |         |         |                                                                                                                                                                                                                                                                                                                                      | 1013                                                                                                                                                                                                                                                                                                                      |           |       |       |       |  |  |
| Default Val | ue             |         | T       | T                                                                                                                                                                                                                                                                                                                                    | 0x                                                                                                                                                                                                                                                                                                                        | (00       |       |       | T     |  |  |
| Read/Write  |                | R       | R       | R                                                                                                                                                                                                                                                                                                                                    | RW                                                                                                                                                                                                                                                                                                                        | RW        |       |       |       |  |  |
| Bits        | Name           |         |         | Description                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                           |           |       |       |       |  |  |
| [7:4]       | Reserve        | d       |         |                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                           |           |       |       |       |  |  |
| [3]         | IGNORE         | E_PSI7  |         | [3] = 0: Dis<br>[3] = 1: E<br>phase cou<br>PSI state 1<br>The defau                                                                                                                                                                                                                                                                  | <ul> <li>[3] = 0: Disable, Follow SVI3 power states (default)</li> <li>[3] = 1: Enable, VR ignores PSI7 command and operates in full phase count when receiving the PSI7 command. The SVI3 Register PSI state follows SVI3 command and ACK PSI change command. The default value can be set by NVM. (Page 03).</li> </ul> |           |       |       |       |  |  |
| [2]         | FORCE_         | _PSI7   |         | <ul> <li>[2] - 0. Disable, Pollow SVIS power states (default)</li> <li>[2] = 1: Enable, Fixed in PSI7 and ignore other PSIx command. VR always enable smart phase management function. The SVI3 Register PSI state follow SVI3 command and ACK PSI change command.</li> <li>The default value can be set by NVM (Page 03)</li> </ul> |                                                                                                                                                                                                                                                                                                                           |           |       |       |       |  |  |
| [1]         | SVI3_I2        | C_VRHOT |         | It is used to set VRHOT threshold control mode.<br>[1] = 0: SVI3 (default)<br>[1] = 1: I <sup>2</sup> C<br>The default value can be set by NVM. (Page 03).                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                           |           |       |       |       |  |  |
| [0]         | ] SVI3_I2C_OTP |         |         |                                                                                                                                                                                                                                                                                                                                      | It is used to set OTP threshold control mode.<br>[0] = 0: SVI3 (default)<br>[0] = 1: I <sup>2</sup> C<br>The default value can be set by NVM. (Page 03).                                                                                                                                                                  |           |       |       |       |  |  |

#### VR Operation mode:

| FORCE_PSI0 | IGNORE_PSI7 | FORCE_PSI7 | VR Operation mode                                                             |
|------------|-------------|------------|-------------------------------------------------------------------------------|
| Disable    | Disable     | Disable    | Follow SVI3 power states.                                                     |
| Disable    | Disable     | Enable     | Force PSI7.                                                                   |
| Disable    | Enable      | Disable    | Follow SVI3 power states except PSI7.<br>Operator in PSI0 when received PSI7. |
| Disable    | Enable      | Enable     | Follow SVI3 power states.                                                     |
| Enable     | Disable     | Disable    | Force PSI0.                                                                   |
| Enable     | Disable     | Enable     | Force PSI0.                                                                   |
| Enable     | Enable      | Disable    | Force PSI0.                                                                   |
| Enable     | Enable      | Enable     | Force PSI0.                                                                   |

### **RT3674AE**

#### Register Address: A6h

**Description**: It is used to set VRHOT threshold of rail A.

| Description                  | . It is use |       |             | Ju of fall A.                                                     |                                                                              |                                                        |                                 |                      |                         |  |
|------------------------------|-------------|-------|-------------|-------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------|----------------------|-------------------------|--|
| Bits                         |             | Bit 7 | Bit 6       | Bit 5                                                             | Bit 4                                                                        | Bit 3                                                  | Bit 2                           | Bit 1                | Bit 0                   |  |
| Name                         | VRHOT_TH_A  |       |             |                                                                   |                                                                              |                                                        |                                 |                      |                         |  |
| Default Value 0x8C           |             |       |             |                                                                   |                                                                              |                                                        |                                 |                      |                         |  |
| Read/Write RW RW RW RW RW RW |             |       |             |                                                                   |                                                                              |                                                        | RW                              |                      |                         |  |
| Bits                         | Name        |       | Description |                                                                   |                                                                              |                                                        |                                 |                      |                         |  |
| [7:0]                        | VRHOT_      | _TH   |             | Voltage re<br>VRHOT TI<br>[7:0] = 00h<br>[7:0] = 8Ch<br>The defau | gulator hot v<br>hreshold = F<br>h: Disabled<br>h: 100°C (de<br>It value can | warning thre<br>Reg[7:0]-40°<br>efault)<br>be set by N | eshold when<br>°C<br>IVM. (Page | i control mo<br>03). | de is I <sup>2</sup> C. |  |

| Register Ac                 | Register Address: A7h                                                                                                                                                                                        |              |             |             |       |       |       |                        |       |  |  |  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------|-------|-------|------------------------|-------|--|--|--|
| Description                 | : It is use                                                                                                                                                                                                  | d to set OTF | o threshold | of rail A.  |       |       |       |                        |       |  |  |  |
| Bits                        |                                                                                                                                                                                                              | Bit 7        | Bit 6       | Bit 5       | Bit 4 | Bit 3 | Bit 2 | Bit 1                  | Bit 0 |  |  |  |
| Name                        |                                                                                                                                                                                                              |              |             |             | OTP_  | TH_A  |       |                        |       |  |  |  |
| Default Valu                | le                                                                                                                                                                                                           | 0xA5         |             |             |       |       |       |                        |       |  |  |  |
| Read/Write RW RW RW RW RW F |                                                                                                                                                                                                              |              |             | RW          | RW    |       |       |                        |       |  |  |  |
| Bits                        | Name                                                                                                                                                                                                         |              |             | Description | on    |       |       |                        |       |  |  |  |
| [7:0]                       | OTP_TH     Over-temperature protection threshold when control mode is I <sup>2</sup> OTP_TH     [7:0] = 00h: Disabled       [7:0] = A5h: 125°C (default)       The default value can be set by NVM (Page 03) |              |             |             |       |       |       | e is I <sup>2</sup> C. |       |  |  |  |

| Register Address: A9h<br>Description: System power reporting consists of a 10-bit encoding mapped to P_SYS_SCALE. PSYS_RPT should<br>read PSYS_RPT_MSB first and then read PSYS_RPT_LSB. (Reg. A9h+Reg. AAh) |         |       |       |             |                |       |       |                  |       |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|-------------|----------------|-------|-------|------------------|-------|--|--|
| Bits                                                                                                                                                                                                         |         | Bit 7 | Bit 6 | Bit 5       | Bit 4          | Bit 3 | Bit 2 | Bit 1            | Bit 0 |  |  |
| Name PSYS_RPT_MSB                                                                                                                                                                                            |         |       |       |             |                |       |       |                  |       |  |  |
| Default Value                                                                                                                                                                                                |         |       |       |             | current status |       |       |                  |       |  |  |
| Read/Write                                                                                                                                                                                                   |         | R     | R     | R           | R              | R     | R     | R                | R     |  |  |
| Bits                                                                                                                                                                                                         | Name    |       |       | Description |                |       |       |                  |       |  |  |
| [7:2]                                                                                                                                                                                                        | Reserve | d     |       | Reserved    | bits           |       |       |                  |       |  |  |
| PSYS_RPTPSYS_RPT[9:0] = PSYS_RPT_MSB[1:0]+PSYS_RPT_LSB[7:0]PSYS_RPTPSYS(W) = PSYS_RPT[9:0]×MAX_POWER/1023Note: MAX_POWER = 3FFh of selected system power scale                                               |         |       |       |             |                |       |       | .SB[7:0]<br>cale |       |  |  |

I



#### Register Address: AAh

**Description**: System power reporting consists of a 10-bit encoding mapped to P\_SYS\_SCALE. PSYS\_RPT should read PSYS\_RPT\_MSB first and then read PSYS\_RPT\_LSB. (Reg. A9h+Reg. AAh)

| Bits                     |        | Bit 7 | Bit 6                                                                                                                                                  | Bit 5       | Bit 4   | Bit 3    | Bit 2 | Bit 1 | Bit 0 |
|--------------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|----------|-------|-------|-------|
| Name                     |        |       |                                                                                                                                                        |             | PSYS_R  | RPT_LSB  |       |       |       |
| Default Valu             | le     |       |                                                                                                                                                        |             | current | t status |       |       |       |
| Read/Write R R R R R R R |        |       |                                                                                                                                                        |             |         | R        |       |       |       |
| Bits                     | Name   |       |                                                                                                                                                        | Description | on      |          |       |       |       |
| [7:0]                    | PSYS_F | RPT   | PSYS_RPT[9:0] = PSYS_RPT_MSB[1:0]+PSYS_RPT_LSB[7:0]<br>PSYS(W) = PSYS_RPT[9:0]×MAX_POWER/1023<br>Note: MAX_POWER = 3EEb of selected system power scale |             |         |          |       |       |       |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com



#### Register Map Rail B (Page 04)

| Register Address | NAME               | Туре | PAGED | Default Value  | NVM      |
|------------------|--------------------|------|-------|----------------|----------|
| 80h              | I2C_VOUT_OFS_B     | R/W  | Yes   | 0x00           | Yes(GP1) |
| 81h              | EN_VFIX_B          | R/W  | Yes   | 0x00           | No       |
| 82h              | VFIX_LSB_B         | R/W  | Yes   | 0x83           | No       |
| 83h              | VFIX_MSB_B         | R/W  | Yes   | 0x00           | No       |
| 84h              | FORCE_PSI0_B       | R/W  | Yes   | 0x00           | No       |
| 85h              | EN_PRT_B           | R/W  | Yes   | 0x7F           | No       |
| 86h              | LL_SEL_B           | R/W  | Yes   | 0x0A           | No       |
| 87h              | IOUT_RPT_MSB_B     | R    | Yes   | Current status | No       |
| 88h              | IOUT_RPT_LSB_B     | R    | Yes   | Current status | No       |
| 89h              | IOUT_RPT_RATIO_B   | R/W  | Yes   | 0x00           | No       |
| 8Ah              | TEMP_RPT_B         | R    | Yes   | Current status | No       |
| 8Bh              | VOUT_RPT_MSB_B     | R    | Yes   | Current status | No       |
| 8Ch              | VOUT_RPT_LSB_B     | R    | Yes   | Current status | No       |
| 8Dh              | PRT_FLAG_B         | R/W  | Yes   | Current status | No       |
| 8Eh              | SVI3_NACK_STATUS_B | R    | Yes   | Current status | No       |
| 9Ch              | VFIX_MAX_LSB_B     | R/W  | Yes   | 0xFF           | No       |
| 9Dh              | VFIX_MAX_MSB_B     | R/W  | Yes   | 0x01           | No       |
| 9Eh              | OCP_WARN_HYS_B     | R/W  | Yes   | 0x00           | Yes(GP1) |
| 9Fh              | MISC_B             | R/W  | Yes   | 0x00           | Yes(GP1) |
| A1h              | VRHOT_TH_B         | R/W  | Yes   | 0x8C           | Yes(GP1) |
| A2h              | OTP_TH_B           | R/W  | Yes   | 0xA5           | Yes(GP1) |
| A9h              | PSYS_RPT_MSB       | R    | Yes   | Current status | No       |
| AAh              | PSYS_RPT_LSB       | R    | Yes   | Current status | No       |

#### Register Address: 80h

**Description**: Setting VOUT offset of rail B. The capability of controller is  $0.25V \sim 2.8V$ . (i.e.  $0.25V \leq VID$  setting ± SVI3 VOUT\_OFFSET ± I2C VOUT\_OFFSET  $\leq 2.8V$ ). The offset slew rate is 1/4 of SVI3 UP\_SLEW\_RATE. The minimum slew rate is 2.5 mV/µs. The VR begins ramping up and returns to PSI0 when setting VOUT offset. PSI state returns to original state after the output voltage is within tolerance and start-up ramping is complete. If CPU sends change PSI command, the controller follows change PSI command and VOUT offset still exists. When CPU sends VID off command, the output voltage is 0V.

| Bits         |      | Bit 7 | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |                                                                                             |                                                                                         |                                                                            |                                                       |      |    |  |  |  |
|--------------|------|-------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------|------|----|--|--|--|
| Name         |      |       |                                                                                                         |                                                                                             | I2C_VOU                                                                                 | T_OFS_B                                                                    |                                                       |      |    |  |  |  |
| Default Valu | le   |       |                                                                                                         |                                                                                             | 0x                                                                                      | 00                                                                         |                                                       |      |    |  |  |  |
| Read/Write   |      | RW    | RW                                                                                                      | RW                                                                                          | RW                                                                                      | RW                                                                         | RW                                                    | RW   | RW |  |  |  |
| Bits         | Name |       |                                                                                                         | Description                                                                                 | on                                                                                      |                                                                            |                                                       |      |    |  |  |  |
| [7:0]        | OFS  |       |                                                                                                         | [7:0] = 00h<br>[7]: sign bi<br>[6:0]: 5mV<br>[e.g.]<br>000000011<br>11111111 =<br>The defau | h: no offset<br>it (as part of<br>//step<br>= current V<br>= current VII<br>t value can | two's comp<br>ID + (1 x VI<br>ID + (3 x VII<br>D - (1 x VID<br>be set by N | lement)<br>D step)<br>D steps)<br>step)<br>IVM. (Page | 04). |    |  |  |  |



#### Register Address: 81h

**Description**: Enable/Disable fixed VID mode of rail B.

| Description. Enable/Disable liked vib mode of fail b. |                        |       |                                 |               |       |       |       |       |       |  |
|-------------------------------------------------------|------------------------|-------|---------------------------------|---------------|-------|-------|-------|-------|-------|--|
| Bits                                                  |                        | Bit 7 | Bit 6                           | Bit 5         | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
| Name                                                  |                        |       |                                 |               | EN_V  | FIX_B |       |       |       |  |
| Default Valu                                          | he                     |       |                                 |               | 0x    | 00    |       |       |       |  |
| Read/Write                                            | ad/Write R R R R R R F |       |                                 |               |       |       | RW    |       |       |  |
| Bits                                                  | Name                   |       |                                 | Description   |       |       |       |       |       |  |
| [7:1]                                                 | Reserve                | d     |                                 | Reserved bits |       |       |       |       |       |  |
| [0] EN VEIX                                           |                        |       | [0] = 0: Disable fixed VID mode |               |       |       |       |       |       |  |
| [0] = 1: Enable fixed VID mode                        |                        |       |                                 |               |       |       |       |       |       |  |

#### Register Address: 82h

**Description**: 9-bit fixed VID (Reg. 82h + Reg. 83h). Set voltage in fixed VID mode of rail B. In fixed VID mode, VR skips VID packet and change PSI commands. While fixed VID is enabled, VR does not act for I2C VOUT\_OFFSET as well. After disabling fixed VID mode, VID returns to the last VID packet target and last power state. When entering/exiting fixed VID mode, the slew rate is 1/4 of SVI3 UP\_SLEW\_RATE.

| J.                     | ······································ |       |             |                                                                   |                                                                  |                                                   |                                                  |                              |                |  |  |
|------------------------|----------------------------------------|-------|-------------|-------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------|------------------------------|----------------|--|--|
| Bits                   |                                        | Bit 7 | Bit 6       | Bit 5                                                             | Bit 4                                                            | Bit 3                                             | Bit 2                                            | Bit 1                        | Bit 0          |  |  |
| Name                   |                                        |       |             |                                                                   | VFIX_I                                                           | _SB_B                                             |                                                  |                              |                |  |  |
| Default Valu           | le                                     |       |             |                                                                   | 0x                                                               | 83                                                |                                                  |                              |                |  |  |
| Read/Write RW RW RW RW |                                        |       |             |                                                                   |                                                                  |                                                   | RW                                               | RW                           | RW             |  |  |
| Bits                   | Name                                   |       | Description |                                                                   |                                                                  |                                                   |                                                  |                              |                |  |  |
| [7:0]                  | VFIX_LS                                | SB    |             | VFIX[8:0]<br>Voltage of<br>(VFIX[8:0]<br>Voltage of<br>ranges fro | = VFIX_MS<br>fixed VID m<br>= 000h)<br>fixed VID m<br>m 0.25V to | B[0]+VFIX_<br>node = 0.0V<br>node = 0.24<br>2.8V. | LSB[7:0]<br><sup>′</sup> when recei<br>5V+VFIX[8 | ving an off o<br>:0]×5mV, vo | code<br>oltage |  |  |

#### Register Address: 83h

**Description**: 9-bit fixed VID (Reg. 82h + Reg. 83h). Set voltage in fixed VID mode of rail B. In fixed VID mode, VR skips VID packet and change PSI commands. While Fixed VID is enabled, VR does not act for I2C VOUT\_OFFSET as well. After disabling fixed VID mode, VID returns to the last VID packet target and last power state. When entering/exiting fixed VID mode, the slew rate is 1/4 of SVI3 UP\_SLEW\_RATE.

| Bits                                                                                                                                                                                                                                                    |         | Bit 7 | Bit 6       | Bit 5    | Bit 4  | Bit 3                        | Bit 2          | Bit 1 | Bit 0 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------------|----------|--------|------------------------------|----------------|-------|-------|
| Name                                                                                                                                                                                                                                                    |         |       |             |          | VFIX_N | MSB_B                        |                |       |       |
| Default Valu                                                                                                                                                                                                                                            | le      |       |             |          | 0x     | 00                           |                |       |       |
| Read/Write                                                                                                                                                                                                                                              |         | R     | R           | R        | R      | R                            | R              | R     | RW    |
| Bits                                                                                                                                                                                                                                                    | Name    |       | Description |          |        |                              |                |       |       |
| [7:1]                                                                                                                                                                                                                                                   | Reserve | d     |             | Reserved | bits   |                              |                |       |       |
| [0]       VFIX_MSB         VFIX_MSB       VFIX_MSB[0]+VFIX_LSB[7:0]         Voltage of fixed VID mode = 0.0V when receiving an or         (VFIX_8:0] = 000h)         Voltage of fixed VID mode = 0.245V+VFIX[8:0]×5mV         ranges from 0.25V/to 2.8V |         |       |             |          |        | ving an off o<br>:0]×5mV, vo | code<br>oltage |       |       |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.









#### Register Address: 84h

Description: Enable/Disable FORCE\_PSI0 function of rail B, and the controller still operates in PSI0 when change PSI command is received. The PSI status follows SVI3. Bits Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Force PSI0 B Name Default Value 0x00 **Read/Write** R R R R R R RW R Bits Description Name [7:1] Reserved Reserved bits [0] = 0: Follow SVI3 power states (default) [0] = 1: Fixed in PSI0 and ignore other PSIx command. VR always [0] FORCE\_PSI0 operates full phase count. The SVI3 Register PSI state follows SVI3

command and ACK PSI change command.

| Register Address: 85h |           |              |             |                                                                                                                                                                            |                                             |                                             |                      |       |       |  |  |  |
|-----------------------|-----------|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------|----------------------|-------|-------|--|--|--|
| Description           | : Enable/ | Disable prot | ection func | <u>tion of rail B</u>                                                                                                                                                      | -                                           | -                                           |                      |       |       |  |  |  |
| Bits                  |           | Bit 7        | Bit 6       | Bit 5                                                                                                                                                                      | Bit 4                                       | Bit 3                                       | Bit 2                | Bit 1 | Bit 0 |  |  |  |
| Name                  |           |              |             | EN_PRT_B                                                                                                                                                                   |                                             |                                             |                      |       |       |  |  |  |
| Default Value         | le        |              |             |                                                                                                                                                                            | 0x                                          | 7F                                          |                      |       |       |  |  |  |
| Read/Write            |           | R            | RW          | RW                                                                                                                                                                         | RW                                          | RW                                          | RW                   | RW    | RW    |  |  |  |
| Bits                  | Name      |              |             | Descripti                                                                                                                                                                  | on                                          |                                             |                      |       | ·     |  |  |  |
| [7]                   | Reserve   | d            |             | Reserved bit                                                                                                                                                               |                                             |                                             |                      |       |       |  |  |  |
| [6]                   | EN_VRH    | ЮТ           |             | [6] = 0: Disable VRHOT function<br>[6] = 1: Enable VRHOT function (default)                                                                                                |                                             |                                             |                      |       |       |  |  |  |
| [5]                   | EN_OTF    | D            |             | [5] = 0: Di<br>[5] = 1: Er                                                                                                                                                 | sable OT pro<br>nable OT pro                | otection<br>otection (de                    | fault)               |       |       |  |  |  |
| [4]                   | EN_OCI    | P_WARN       |             | <ul> <li>[4] = 0: Disable Temp1 OC Warning function</li> <li>[4] = 1: Enable Temp1 OC Warning function</li> <li>The default value can be set by NVM. (Page 02).</li> </ul> |                                             |                                             |                      |       |       |  |  |  |
| [3]                   | EN_OCI    | P_SUM        |             | [3] = 0: Di<br>[3] = 1: Er<br>The defau                                                                                                                                    | sable sum C<br>nable sum O<br>Ilt value can | C protection<br>C protection<br>be set by N | n<br>n<br>IVM. (Page | 02).  |       |  |  |  |
| [2]                   | EN_NV     |              |             | [2] = 0: Di<br>[2] = 1: Er                                                                                                                                                 | sable NV pr<br>nable NV pro                 | otection<br>otection (de                    | fault)               |       |       |  |  |  |
| [1]                   | EN_UV     |              |             | [1] = 0: Di<br>[1] = 1: Er                                                                                                                                                 | sable UV pr<br>nable UV pro                 | otection<br>otection (de                    | fault)               |       |       |  |  |  |
| [0]                   | EN_OV     |              |             | [0] = 0: Disable OV protection<br>[0] = 1: Enable OV protection (default)                                                                                                  |                                             |                                             |                      |       |       |  |  |  |



#### Register Address: 86h

Description: Selection load-line of rail B

| Bits         |          | Bit 7    | Bit 6 | Bit 5                                                                                                                                                             | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
|--------------|----------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--|--|
| Name         |          |          |       |                                                                                                                                                                   | LL_S  | EL_B  |       |       |       |  |  |
| Default Valu | ie       |          |       |                                                                                                                                                                   | 0x    | 0A    |       |       |       |  |  |
| Read/Write   |          | RW       | R     | R                                                                                                                                                                 | RW    | RW    | RW    | RW    | RW    |  |  |
| Bits         | Name     |          |       | Description                                                                                                                                                       | on    |       |       |       |       |  |  |
| [7]          | SVI3_I20 | C_LL_SEL |       | It is used to set load-line control mode.<br>[7] = 0: SVI3 (default)<br>[7] = 1: I2C                                                                              |       |       |       |       |       |  |  |
| [6:5]        | Reserve  | d        |       | Reserved                                                                                                                                                          | bits  |       |       |       |       |  |  |
| [4:0]        | SEL_LL   |          |       | Load-line adjustment corresponding to nominal initial setting<br>Load-line = Reg[4:0] * 10% * Default LL<br>10101b - 11111b = 200%<br>[4:0] = 0Ah: 100% (default) |       |       |       |       |       |  |  |

#### Register Address: 87h

**Description**: Output current reporting consists of a 10-bit encoding mapped to I\_OUT\_SCALE\_B. IOUT\_RPT should read IOUT\_RPT\_MSB first and then read IOUT\_RPT\_LSB. (Reg. 87h+Reg. 88h)

| Bits                                                                                                                                                                                      |         | Bit 7       | Bit 6 | Bit 5    | Bit 4   | Bit 3             | Bit 2 | Bit 1 | Bit 0 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-------|----------|---------|-------------------|-------|-------|-------|
| Name                                                                                                                                                                                      |         |             |       |          | IOUT_RP | T_MSB_B           |       |       |       |
| Default Valu                                                                                                                                                                              | ie      |             |       |          | current | t status          |       |       |       |
| <b>Read/Write</b>                                                                                                                                                                         |         | R           | R     | R        | R       | R                 | R     | R     | R     |
| Bits                                                                                                                                                                                      | Name    | Description |       |          |         |                   |       |       |       |
| [7:2]                                                                                                                                                                                     | Reserve | d           |       | Reserved | bits    |                   |       |       |       |
| [1:0] IOUT_RPT IOUT_RPT[9:0] = IOUT_RPT_MSB[1:0]+IOUT_RPT_LSB[7:0]<br>I <sub>Load</sub> (A) = IOUT_RPT[9:0]×MAX_CURRENT/1023<br>Note: MAX_CURRENT = 3FFh of selected output current scale |         |             |       |          |         | B[7:0]<br>t scale |       |       |       |

| <b>Register Address</b> : 88h<br><b>Description</b> : Output current reporting consists of a 10-bit encoding mapped to I_OUT_SCALE_B. IOUT_RPT<br>should read IOUT_RPT_MSB first and then read IOUT_RPT_LSB. (Reg. 87h+Reg. 88h) |      |       |       |             |         |        |                   |       |       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------------|---------|--------|-------------------|-------|-------|--|--|
| Bits                                                                                                                                                                                                                             |      | Bit 7 | Bit 6 | Bit 5       | Bit 4   | Bit 3  | Bit 2             | Bit 1 | Bit 0 |  |  |
| Name IOUT_RPT_LSB_B                                                                                                                                                                                                              |      |       |       |             |         |        |                   |       |       |  |  |
| Default Valu                                                                                                                                                                                                                     | le   |       |       |             | current | status |                   |       |       |  |  |
| <b>Read/Write</b>                                                                                                                                                                                                                |      | R     | R     | R           | R       | R      | R                 | R     | R     |  |  |
| Bits                                                                                                                                                                                                                             | Name |       |       | Description | on      |        |                   |       |       |  |  |
| [7:0]       IOUT_RPT         IOUT_RPT       IOUT_RPT[9:0] = IOUT_RPT_MSB[1:0]+IOUT_RPT_LSB[7:0]         I_Load(A) = IOUT_RPT[9:0]×MAX_CURRENT/1023         Note:       MAX_CURRENT = 3FFh of selected output current scale       |      |       |       |             |         |        | B[7:0]<br>t scale |       |       |  |  |



#### Register Address: 89h

| Description                                       | Description: Output current reporting ratio adjustment of SVI3 telemetry for rail B. |       |       |               |                                                                                    |          |       |       |       |  |  |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------|-------|-------|---------------|------------------------------------------------------------------------------------|----------|-------|-------|-------|--|--|--|
| Bits                                              |                                                                                      | Bit 7 | Bit 6 | Bit 5         | Bit 4                                                                              | Bit 3    | Bit 2 | Bit 1 | Bit 0 |  |  |  |
| Name                                              |                                                                                      |       |       |               | IOUT_RPT                                                                           | _RATIO_B |       |       |       |  |  |  |
| Default Valu                                      | ie                                                                                   |       | 0x00  |               |                                                                                    |          |       |       |       |  |  |  |
| Read/Write R R R                                  |                                                                                      |       |       |               | R                                                                                  | R        | R     | RW    | RW    |  |  |  |
| Bits                                              | Name                                                                                 |       |       | Descriptio    | on                                                                                 |          |       |       |       |  |  |  |
| [7:2]                                             | Reserve                                                                              | d     |       | Reserved bits |                                                                                    |          |       |       |       |  |  |  |
| [1:0] IOUT_RPT_RATIO [1:0] = 00: 1<br>[1:0] = 10: |                                                                                      |       |       |               | [1:0] = 00: 100% (default), [1:0] = 01: 87.5%,<br>[1:0] = 10: 75%, [1:0] = 11: 50% |          |       |       |       |  |  |  |

| Register Address: 8Ah                         |                         |       |            |             |         |          |        |       |       |  |  |  |
|-----------------------------------------------|-------------------------|-------|------------|-------------|---------|----------|--------|-------|-------|--|--|--|
| Description: Temperature reporting of rail B. |                         |       |            |             |         |          |        |       |       |  |  |  |
| Bits                                          |                         | Bit 7 | Bit 6      | Bit 5       | Bit 4   | Bit 3    | Bit 2  | Bit 1 | Bit 0 |  |  |  |
| Name                                          |                         |       | TEMP_RPT_B |             |         |          |        |       |       |  |  |  |
| Default Valu                                  | le                      |       |            |             | current | status   |        |       |       |  |  |  |
| Read/Write                                    |                         | R     | R          | R           | R       | R        | R      | R     | R     |  |  |  |
| Bits                                          | Name                    |       |            | Description |         |          |        |       |       |  |  |  |
| [7:0]                                         | TEMP_RPTTemperature(°C) |       |            |             |         | MP_RPT[7 | :0]-40 |       |       |  |  |  |

#### Register Address: 8Bh

**Description**: Output voltage reporting data payloads consist of 10 bits for rail B. VOUT\_RPT should read VOUT\_RPT\_MSB first and then read VOUT\_RPT\_LSB. (Reg. 8Bh+Reg. 8Ch)

| —                | _                                                                                             |   | _              |           | · •        | <b>U</b> , |       |          |       |  |  |
|------------------|-----------------------------------------------------------------------------------------------|---|----------------|-----------|------------|------------|-------|----------|-------|--|--|
| Bits             | s Bit 7 Bit 6                                                                                 |   |                |           | Bit 4      | Bit 3      | Bit 2 | Bit 1    | Bit 0 |  |  |
| Name             |                                                                                               |   |                |           | VOUT_RP    | T_MSB_B    |       |          |       |  |  |
| Default Value    | ue                                                                                            |   | current status |           |            |            |       |          |       |  |  |
| Read/Write R R R |                                                                                               |   |                |           | R          | R          | R     | R        | R     |  |  |
| Bits             | Name                                                                                          |   |                | Descripti | escription |            |       |          |       |  |  |
| [7:2]            | Reserve                                                                                       | d |                | Reserved  | bits       |            |       |          |       |  |  |
| [1:0]            | ] VOUT_RPT VOUT_RPT[9:0] = VOUT_RPT_MSB[1:0]+VOUT_RPT_LSB[7:0]<br>VOUT(V) = VOUT_RPT[9:0]×5mV |   |                |           |            |            |       | LSB[7:0] |       |  |  |

#### Register Address: 8Ch

**Description**: Output voltage reporting data payloads consist of 10 bits for rail B. VOUT\_RPT should read VOUT\_RPT\_MSB first and then read VOUT\_RPT\_LSB. (Reg. 8Bh+Reg. 8Ch)

| Bits         |        | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit |                                                                                                  |             |         |          |  |  |  |  |  |
|--------------|--------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------|---------|----------|--|--|--|--|--|
| Name         |        |                                                                                                       |                                                                                                  |             | VOUT_RF | PT_LSB_B |  |  |  |  |  |
| Default Valu | le     |                                                                                                       | current status                                                                                   |             |         |          |  |  |  |  |  |
| Read/Write   |        | R                                                                                                     | R                                                                                                | R R R R R   |         |          |  |  |  |  |  |
| Bits         | Name   |                                                                                                       |                                                                                                  | Description | on      |          |  |  |  |  |  |
| [7:0]        | VOUT_F | RPT                                                                                                   | T $VOUT\_RPT[9:0] = VOUT\_RPT\_MSB[1:0]+VOUT\_RPT\_LSB[7:0]$ $VOUT(V) = VOUT\_RPT[9:0]\times5mV$ |             |         |          |  |  |  |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



#### Register Address: 8Dh

Description: Protection indicator of rail B.

| Description  | . FIOLECLI                                                                       | on indicator                                                   | or fall D. |                                                                                                                                                       |         |        |       |       |       |  |  |
|--------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------|-------|-------|--|--|
| Bits         |                                                                                  | Bit 7                                                          | Bit 6      | Bit 5                                                                                                                                                 | Bit 4   | Bit 3  | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name         |                                                                                  |                                                                |            |                                                                                                                                                       | PRT_F   | LAG_B  |       |       |       |  |  |
| Default Valu | le                                                                               |                                                                |            |                                                                                                                                                       | current | status |       |       |       |  |  |
| Read/Write   |                                                                                  | R                                                              | RW         | RW R R R R R                                                                                                                                          |         |        |       |       |       |  |  |
| Bits         | Name                                                                             |                                                                |            | Description                                                                                                                                           |         |        |       |       |       |  |  |
| [7]          | Reserve                                                                          | d                                                              |            | Reserved bit                                                                                                                                          |         |        |       |       |       |  |  |
| [6]          | VRHOT                                                                            | assertion                                                      |            | <ul> <li>[6] = 0: No occurrence of VRHOT warning</li> <li>[6] = 1: Occurrence of VRHOT warning</li> <li>This bit is writeable 1b to clear.</li> </ul> |         |        |       |       |       |  |  |
| [5]          | OCP_W                                                                            | ARN assert                                                     | ion        | <ul> <li>[5] = 0: No occurrence of OCP warning</li> <li>[5] = 1: Occurrence of OCP warning</li> <li>This bit is writeable 1b to clear.</li> </ul>     |         |        |       |       |       |  |  |
| [4]          | OTP                                                                              |                                                                |            | [4] = 0: No occurrence of OTP<br>[4] = 1: Occurrence of OTP                                                                                           |         |        |       |       |       |  |  |
| [3]          | UVP                                                                              |                                                                |            | [3] = 0: No occurrence of UVP<br>[3] = 1: Occurrence of UVP                                                                                           |         |        |       |       |       |  |  |
| [2]          | OVP                                                                              |                                                                |            | [2] = 0: No occurrence of OVP<br>[2] = 1: Occurrence of OVP                                                                                           |         |        |       |       |       |  |  |
| [1]          | OCP                                                                              | CP [1] = 0: No occurrence of OCP<br>[1] = 1: Occurrence of OCP |            |                                                                                                                                                       |         |        |       |       |       |  |  |
| [0]          | SSOCP       [0] = 0: No occurrence of SSOCP         [0] = 1: Occurrence of SSOCP |                                                                |            |                                                                                                                                                       |         |        |       |       |       |  |  |

| Register Address: 8Eh<br>Description: SVI3 NACKs states of rail B. (Same as SVI3 Reg. 11h.)            |         |                    |                                                                                                                                                                                                                                                                                                                    |                |      |  |  |       |  |  |  |
|--------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|--|--|-------|--|--|--|
| Bits         Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1 |         |                    |                                                                                                                                                                                                                                                                                                                    |                |      |  |  | Bit 0 |  |  |  |
| Name                                                                                                   |         | SVI3_NACK_STATUS_B |                                                                                                                                                                                                                                                                                                                    |                |      |  |  |       |  |  |  |
| Default Valu                                                                                           | he      |                    |                                                                                                                                                                                                                                                                                                                    | current status |      |  |  |       |  |  |  |
| Read/Write                                                                                             |         | R                  | R                                                                                                                                                                                                                                                                                                                  | R R R R R R    |      |  |  |       |  |  |  |
| Bits                                                                                                   | Name    |                    | Description                                                                                                                                                                                                                                                                                                        |                |      |  |  |       |  |  |  |
| [7:6]                                                                                                  | Reserve | d                  |                                                                                                                                                                                                                                                                                                                    | Reserved       | bits |  |  |       |  |  |  |
| [5:0]                                                                                                  | SVI3_NA | ACK_STATI          | .CK_STATUS       [5] = 1: Communication Error: Command before ACK         .CK_STATUS       [3] = 1: Communication Error: CRC Error         [2] = 1: Invalid Command: Undefined Register Command         [1] = 1: Invalid Command: Undefined Payload         [0] = 1: Invalid Command: Not Executable/Not Supported |                |      |  |  |       |  |  |  |



#### Register Address: 9Ch

| Description                                                                                                                                                                                                                                                                     | <b>Description</b> : 9-bit fixed VID (Reg. 9Ch + Reg. 9Dh). Set maximum voltage in fixed VID mode of rail B. |  |             |  |       |       |                                              |                                         |                             |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|-------------|--|-------|-------|----------------------------------------------|-----------------------------------------|-----------------------------|--|--|
| Bits                                                                                                                                                                                                                                                                            | Bits Bit 7 Bit 6                                                                                             |  |             |  | Bit 4 | Bit 3 | Bit 2                                        | Bit 1                                   | Bit 0                       |  |  |
| Name                                                                                                                                                                                                                                                                            | ame VFIX_MAX_LSB_B                                                                                           |  |             |  |       |       |                                              |                                         |                             |  |  |
| Default Value 0xFF                                                                                                                                                                                                                                                              |                                                                                                              |  |             |  |       |       |                                              |                                         |                             |  |  |
| Read/Write RW RW RW RW RW R                                                                                                                                                                                                                                                     |                                                                                                              |  |             |  |       | RW    | RW                                           |                                         |                             |  |  |
| Bits                                                                                                                                                                                                                                                                            | Name                                                                                                         |  | Description |  |       |       |                                              |                                         |                             |  |  |
| [7:0]       VFIX_MAX_LSB         VFIX_MAX[8:0] = VFIX_MAX_MSB[0]+VF         Voltage of fixed VID max mode = 0V wh         (VFIX_MAX_LSB         Voltage of fixed VID max mode = 0.245V         voltage of fixed VID max mode = 0.245V         voltage ranges from 0.25V to 2.8V |                                                                                                              |  |             |  |       |       | B[0]+VFIX_<br>= 0V when i<br>0.245V+VF<br>/. | _MAX_LSB[<br>receiving an<br>FIX_MAX[8: | 7:0]<br>off code<br>0]×5mV, |  |  |

| Register Address: 9Dh  |                   |             |                |                                                                                                                                                                                                           |           |                |            |               |       |  |  |
|------------------------|-------------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|------------|---------------|-------|--|--|
| Description            | : 9-bit fixe      | ed VID (Reg | . 9Ch + Re     | g. 9Dh). Set                                                                                                                                                                                              | maximum \ | /oltage in fix | ed VID mod | de of rail B. |       |  |  |
| Bits                   |                   | Bit 7       | Bit 6          | Bit 5                                                                                                                                                                                                     | Bit 4     | Bit 3          | Bit 2      | Bit 1         | Bit 0 |  |  |
| Name                   |                   |             | VFIX_MAX_MSB_B |                                                                                                                                                                                                           |           |                |            |               |       |  |  |
| Default Valu           | efault Value 0x01 |             |                |                                                                                                                                                                                                           |           |                |            |               |       |  |  |
| Read/Write R R R R R R |                   |             |                |                                                                                                                                                                                                           |           | R              | R          | RW            |       |  |  |
| Bits                   | Name              |             | Description    |                                                                                                                                                                                                           |           |                |            |               |       |  |  |
| [7:1]                  | Reserve           | d           |                | Reserved                                                                                                                                                                                                  | bits      |                |            |               |       |  |  |
| [0]                    | VFIX_M            | AX_MSB      |                | VFIX_MAX[8:0] = VFIX_MAX_MSB[0]+VFIX_MAX_LSB[7:0]<br>Voltage of fixed VID max mode = 0V when receiving an off code<br>(VFIX_MAX[8:0] = 000h)<br>Voltage of fixed VID max mode = 0.245V+VFIX_MAX[8:0]×5mV, |           |                |            |               |       |  |  |

| Register Address: 9Eh                                                    |       |                |       |                          |       |       |       |       |       |  |  |
|--------------------------------------------------------------------------|-------|----------------|-------|--------------------------|-------|-------|-------|-------|-------|--|--|
| Description: It is used to set overcurrent warning hysteresis of rail B. |       |                |       |                          |       |       |       |       |       |  |  |
| Bits                                                                     |       | Bit 7          | Bit 6 | Bit 5                    | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                     |       | OCP_WARN_HYS_B |       |                          |       |       |       |       |       |  |  |
| Default Valu                                                             | le    | 0x00           |       |                          |       |       |       |       |       |  |  |
| Read/Write                                                               |       | RW             | RW    | RW                       | RW    | RW    | RW    | RW    | RW    |  |  |
| Bits                                                                     | Name  |                |       | Description              | on    |       |       |       |       |  |  |
| [7:0]                                                                    | OCP W | ARN HYS        |       | 1LSB = I_OUT_SCALE/384 A |       |       |       |       |       |  |  |
| The default value can be set by NVM. (Page 04).                          |       |                |       |                          |       |       |       |       |       |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### **RT3674AE**

| Register Ac                                                                                                                                       | ddress: 9                                                                                                                                                                                        | Fh        |         |                                                                                                                                                                                                                                                                                                                           | 0                                                    |                                                                      | 0                                                                   |                                                            |                                    |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------|------------------------------------|--|--|
| Description                                                                                                                                       | n: Set IGN                                                                                                                                                                                       | ORE_PSI7, | FORCE_P | SI7, SVI3_I                                                                                                                                                                                                                                                                                                               | <sup>2</sup> C_VRHOT                                 | and SVI3_                                                            | 1 <sup>2</sup> C_OTP.                                               | •                                                          |                                    |  |  |
| Bits                                                                                                                                              |                                                                                                                                                                                                  | Bit 7     | Bit 6   | Bit 5                                                                                                                                                                                                                                                                                                                     | Bit 4                                                | Bit 3                                                                | Bit 2                                                               | Bit 1                                                      | Bit 0                              |  |  |
| Name                                                                                                                                              |                                                                                                                                                                                                  |           |         | MISC_B                                                                                                                                                                                                                                                                                                                    |                                                      |                                                                      |                                                                     |                                                            |                                    |  |  |
| Default Value                                                                                                                                     | ue                                                                                                                                                                                               |           |         |                                                                                                                                                                                                                                                                                                                           | 0x                                                   | 00                                                                   |                                                                     |                                                            |                                    |  |  |
| <b>Read/Write</b>                                                                                                                                 |                                                                                                                                                                                                  | R         | R       | R                                                                                                                                                                                                                                                                                                                         | R                                                    | RW                                                                   | RW                                                                  | RW                                                         | RW                                 |  |  |
| Bits                                                                                                                                              | Name                                                                                                                                                                                             |           |         | Description                                                                                                                                                                                                                                                                                                               |                                                      |                                                                      |                                                                     |                                                            |                                    |  |  |
| [7:4]                                                                                                                                             | Reserve                                                                                                                                                                                          | d         |         | Reserved                                                                                                                                                                                                                                                                                                                  | bits                                                 |                                                                      |                                                                     |                                                            |                                    |  |  |
| [3]                                                                                                                                               | IGNORE                                                                                                                                                                                           | E_PSI7    |         | <ul> <li>[3] = 0: Disable, Follow SVI3 power states (default)</li> <li>[3] = 1: Enable, VR ignores PSI7 command and operates in full phase count when receiving the PSI7 command. The SVI3 Register PSI state follows SVI3 command and ACK PSI change command. The default value can be set by NVM. (Page 04).</li> </ul> |                                                      |                                                                      |                                                                     |                                                            |                                    |  |  |
| [2]                                                                                                                                               | FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7<br>FORCE_PSI7 |           |         |                                                                                                                                                                                                                                                                                                                           |                                                      | w SVI3 pow<br>in PSI7 and<br>rt phase r<br>llows SVI3<br>be set by N | er states (de<br>d ignore oth<br>nanagemen<br>command<br>IVM. (Page | efault)<br>er PSIx com<br>t function.<br>and ACK P<br>04). | nmand. VR<br>The SVI3<br>SI change |  |  |
| [1] SVI3_I2C_VRHOT<br>[1] SVI3_I2C_VRHOT<br>[1] = 0: SVI3 (default)<br>[1] = 1: I <sup>2</sup> C<br>The default value can be set by NVM (Page 04) |                                                                                                                                                                                                  |           |         |                                                                                                                                                                                                                                                                                                                           |                                                      |                                                                      |                                                                     |                                                            |                                    |  |  |
| [0] SVI3_I2C_OTP<br>[0] = 0: SV<br>[0] = 1: I <sup>2</sup> C<br>The defau                                                                         |                                                                                                                                                                                                  |           |         |                                                                                                                                                                                                                                                                                                                           | to set OTP ti<br>/I3 (default)<br>C<br>ilt value can | hreshold co<br>be set by N                                           | ontrol mode.<br>IVM. (Page                                          | 04).                                                       |                                    |  |  |

#### VR Operation Mode:

| FORCE_PSI0 | IGNORE_PSI7 | FORCE_PSI7 | VR Operation mode                                                             |
|------------|-------------|------------|-------------------------------------------------------------------------------|
| Disable    | Disable     | Disable    | Follow SVI3 power states.                                                     |
| Disable    | Disable     | Enable     | Force PSI7.                                                                   |
| Disable    | Enable      | Disable    | Follow SVI3 power states except PSI7.<br>Operator in PSI0 when received PSI7. |
| Disable    | Enable      | Enable     | Follow SVI3 power states.                                                     |
| Enable     | Disable     | Disable    | Force PSI0.                                                                   |
| Enable     | Disable     | Enable     | Force PSI0.                                                                   |
| Enable     | Enable      | Disable    | Force PSI0.                                                                   |
| Enable     | Enable      | Enable     | Force PSI0.                                                                   |



Register Address: A1h

**Description**: It is used to set VRHOT threshold of rail B.

| Description                    | . It is use |       |                                                                                                                                                                                                             | JU OF TAIL D. |       |       |       |       |       |  |  |
|--------------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|--|--|
| Bits                           |             | Bit 7 | Bit 6                                                                                                                                                                                                       | Bit 5         | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                           |             |       | VRHOT_TH_B                                                                                                                                                                                                  |               |       |       |       |       |       |  |  |
| Default Value 0x8C             |             |       |                                                                                                                                                                                                             |               |       |       |       |       |       |  |  |
| Read/Write RW RW RW RW RW RW R |             |       |                                                                                                                                                                                                             |               |       |       | RW    |       |       |  |  |
| Bits                           | Name        |       |                                                                                                                                                                                                             | Description   |       |       |       |       |       |  |  |
| [7:0]                          | VRHOT_      | _TH   | Voltage regulator hot warning threshold when control mode is I<br>VRHOT Threshold = Reg[7:0]-40°C<br>[7:0] = 00h: Disabled<br>[7:0] = 8Ch: 100°C (default)<br>The default value can be set by NVM (Page 04) |               |       |       |       |       |       |  |  |

| Register Address: A2h<br>Description: It is used to set OTP threshold of rail B. |        |       |                                                                                                                                                                                                             |       |       |       |       |       |       |  |  |
|----------------------------------------------------------------------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bits                                                                             |        | Bit 7 | Bit 6                                                                                                                                                                                                       | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                             |        |       |                                                                                                                                                                                                             |       | OTP_  | TH_B  |       |       |       |  |  |
| Default Valu                                                                     | Ie     |       | 0xA5                                                                                                                                                                                                        |       |       |       |       |       |       |  |  |
| Read/Write RW RW RW RW RW RW                                                     |        |       |                                                                                                                                                                                                             |       |       | RW    |       |       |       |  |  |
| Bits                                                                             | Name   |       | Description                                                                                                                                                                                                 |       |       |       |       |       |       |  |  |
| [7:0]                                                                            | OTP_TH | I     | DescriptionOver-temperature protection threshold when control mode is $I^2C$ .OTP Threshold = Reg[7:0]-40°C[7:0] = 00h: Disabled[7:0] = A5h: 125°C (default)The default value can be set by NVM. (Page 04). |       |       |       |       |       |       |  |  |

| <b>Register Address</b> : A9h<br><b>Description</b> : System power reporting consists of a 10-bit encoding mapped to P_SYS_SCALE. PSYS_RPT should<br>read PSYS_RPT_MSB first and then read PSYS_RPT_LSB. (Reg. A9h+Reg. AAh) |         |                                                                                                                                                |       |             |             |        |       |       |       |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------|--------|-------|-------|-------|--|--|
| Bits                                                                                                                                                                                                                         |         | Bit 7                                                                                                                                          | Bit 6 | Bit 5       | Bit 4       | Bit 3  | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                                                                                                                                                                         |         |                                                                                                                                                |       |             | PSYS_R      | PT_MSB |       |       |       |  |  |
| Default Value current status                                                                                                                                                                                                 |         |                                                                                                                                                |       |             |             |        |       |       |       |  |  |
| Read/Write                                                                                                                                                                                                                   |         | R                                                                                                                                              | R     | R           | R           | R      | R     | R     | R     |  |  |
| Bits                                                                                                                                                                                                                         | Name    |                                                                                                                                                |       | Description | Description |        |       |       |       |  |  |
| [7:2]                                                                                                                                                                                                                        | Reserve | d                                                                                                                                              |       | Reserved    | bits        |        |       |       |       |  |  |
| [1:0]                                                                                                                                                                                                                        | PSYS_F  | PSYS_RPT[9:0] = PSYS_RPT_MSB[1:0]+PSYS_RPT_LSB[7:0]PSYS(W) = PSYS_RPT[9:0]×MAX_POWER/1023Note: MAX_POWER = 3FFh of selected system power scale |       |             |             |        |       |       |       |  |  |

### **RT3674AE**

#### Register Address: AAh

I

**Description**: System power reporting consists of a 10-bit encoding mapped to P\_SYS\_SCALE. PSYS\_RPT should read PSYS\_RPT\_MSB first and then read PSYS\_RPT\_LSB. (Reg. A9h+Reg. AAh)

|              |        |       |                |                                | ( )                             | - 3                                    | ,                      |                                  |                  |
|--------------|--------|-------|----------------|--------------------------------|---------------------------------|----------------------------------------|------------------------|----------------------------------|------------------|
| Bits         |        | Bit 7 | Bit 6          | Bit 5                          | Bit 4                           | Bit 3                                  | Bit 2                  | Bit 1                            | Bit 0            |
| Name         |        |       |                |                                | PSYS_R                          | RPT_LSB                                |                        |                                  |                  |
| Default Valu | le     |       | current status |                                |                                 |                                        |                        |                                  |                  |
| Read/Write   |        | R     | R              | R R R R R R                    |                                 |                                        |                        |                                  |                  |
| Bits         | Name   |       |                | Description                    | on                              |                                        |                        |                                  |                  |
| [7:0]        | PSYS_F | RPT   |                | PSYS_RP<br>PSYS(W)<br>Note: MA | T[9:0] = PS<br>= PSYS_R<br>OWER | YS_RPT_M<br>PT[9:0]×MA<br>= 3FFh of se | ISB[1:0]+PS<br>X_POWER | SYS_RPT_L<br>/1023<br>em power s | .SB[7:0]<br>cale |



#### Register Map Rail C (Page 05)

| Register Address | NAME               | Туре | PAGED | Default Value  | NVM      |
|------------------|--------------------|------|-------|----------------|----------|
| 80h              | I2C_VOUT_OFS_C     | R/W  | Yes   | 0x00           | Yes(GP1) |
| 81h              | EN_VFIX_C          | R/W  | Yes   | 0x00           | No       |
| 82h              | VFIX_LSB_C         | R/W  | Yes   | 0x83           | No       |
| 83h              | VFIX_MSB_C         | R/W  | Yes   | 0x00           | No       |
| 84h              | FORCE_PSI0_C       | R/W  | Yes   | 0x00           | No       |
| 85h              | EN_PRT_C           | R/W  | Yes   | 0x7F           | No       |
| 86h              | LL_SEL_C           | R/W  | Yes   | 0x0A           | No       |
| 87h              | IOUT_RPT_MSB_C     | R    | Yes   | Current status | No       |
| 88h              | IOUT_RPT_LSB_C     | R    | Yes   | Current status | No       |
| 89h              | IOUT_RPT_RATIO_C   | RW   | Yes   | 0x00           | No       |
| 8Ah              | TEMP_RPT_C         | R    | Yes   | Current status | No       |
| 8Bh              | VOUT_RPT_MSB_C     | R    | Yes   | Current status | No       |
| 8Ch              | VOUT_RPT_LSB_C     | R    | Yes   | Current status | No       |
| 8Dh              | PRT_FLAG_C         | R    | Yes   | Current status | No       |
| 8Eh              | SVI3_NACK_STATUS_C | R    | Yes   | Current status | No       |
| 9Ch              | VFIX_MAX_LSB_C     | R/W  | Yes   | 0xFF           | No       |
| 9Dh              | VFIX_MAX_MSB_C     | R/W  | Yes   | 0x01           | No       |
| 9Eh              | OCP_WARN_HYS_C     | R/W  | Yes   | 0x00           | Yes(GP1) |
| 9Fh              | MISC_C             | R/W  | Yes   | 0x00           | Yes(GP1) |
| A1h              | VRHOT_TH_C         | R/W  | Yes   | 0x8C           | Yes(GP1) |
| A2h              | OTP_TH_C           | R/W  | Yes   | 0xA5           | Yes(GP1) |
| A9h              | PSYS_RPT_MSB       | R    | Yes   | Current status | No       |
| AAh              | PSYS_RPT_LSB       | R    | Yes   | Current status | No       |

#### Register Address: 80h

**Description**: Setting VOUT offset of rail C. The capability of controller is 0.25V to 2.8V. (i.e.  $0.25V \le VID$  setting ± SVI3 VOUT\_OFFSET ± I2C VOUT\_OFFSET ≤ 2.8V). The offset slew rate is 1/4 of SVI3 UP\_SLEW\_RATE. The minimum slew rate is 2.5 mV/µs. The VR begins ramping up and returns to PSI0 when setting VOUT offset. PSI state returns to original state after the output voltage is within tolerance and start-up ramping is complete. If CPU sends change PSI command, the controller follows change PSI command and VOUT offset still exists. When CPU sends VID off command, the output voltage is 0V.

| Bits         |                              | Bit 7 | Bit 6 | Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0                |                                                                                         |                                                                            |                                                       |      |  |  |  |  |
|--------------|------------------------------|-------|-------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------|------|--|--|--|--|
| Name         |                              |       |       |                                                                                            | I2C_VOU                                                                                 | T_OFS_C                                                                    |                                                       |      |  |  |  |  |
| Default Valu | le                           |       |       |                                                                                            | 0x                                                                                      | 00                                                                         |                                                       |      |  |  |  |  |
| Read/Write   | Read/Write RW RW RW RW RW RW |       |       |                                                                                            |                                                                                         |                                                                            |                                                       | RW   |  |  |  |  |
| Bits         | Name                         |       |       | Description                                                                                | on                                                                                      |                                                                            |                                                       |      |  |  |  |  |
| [7:0]        | OFS                          |       |       | [7:0] = 00f<br>[7]: sign bi<br>[6:0]: 5mV<br>[e.g.]<br>000000011<br>1111111 =<br>The defau | n: no offset<br>it (as part of<br>//step<br>= current V<br>= current VII<br>t value can | two's comp<br>ID + (1 x VI<br>ID + (3 x VII<br>D - (1 x VID<br>be set by N | lement)<br>D step)<br>D steps)<br>step)<br>IVM. (Page | 05). |  |  |  |  |

### **RT3674AE**

#### Register Address: 81h

| Description. Enable/Disable lixed vid mode of fail C.                                    |         |       |       |             |       |          |       |       |       |  |
|------------------------------------------------------------------------------------------|---------|-------|-------|-------------|-------|----------|-------|-------|-------|--|
| Bits                                                                                     |         | Bit 7 | Bit 6 | Bit 5       | Bit 4 | Bit 3    | Bit 2 | Bit 1 | Bit 0 |  |
| Name                                                                                     |         |       |       |             | EN_VI | FIX_C    |       |       |       |  |
| Default Valu                                                                             | le      |       |       | 0x00        |       |          |       |       |       |  |
| Read/Write                                                                               |         | R     | R     | R           | R     | R R R RW |       |       |       |  |
| Bits                                                                                     | Name    |       |       | Description | on    |          |       |       |       |  |
| [7:1]                                                                                    | Reserve | d     |       | Reserved    | bits  |          |       |       |       |  |
| [0]     EN_VFIX     [0] = 0: Disable fixed VID mode       [0] = 1: Enable fixed VID mode |         |       |       |             |       |          |       |       |       |  |

#### Register Address: 82h

Description: 9-bit fixed VID (Reg. 0x82h + Reg. 0x83h). Set voltage in fixed VID mode of rail C. In fixed VID mode, VR skips VID packet and change PSI commands. While fixed VID is enabled, VR does not act for I2C VOUT\_OFFSET as well. After disabling fixed VID mode, VID returns to the last VID packet target and last power state. When entering/exiting fixed VID mode, the slew rate is 1/4 of SVI3 UP\_SLEW\_RATE.

| Bits Bit 7 Bit 6 Bit 5 Bi    |         |      |             |                                                                   |                                                                  | Bit 3                                             | Bit 2                  | Bit 1                        | Bit 0          |  |
|------------------------------|---------|------|-------------|-------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|------------------------|------------------------------|----------------|--|
| Name                         |         |      |             |                                                                   | VFIX_I                                                           | _SB_C                                             |                        |                              |                |  |
| Default Valu                 | le      | 0x83 |             |                                                                   |                                                                  |                                                   |                        |                              |                |  |
| Read/Write RW RW RW RW RW RW |         |      |             |                                                                   |                                                                  |                                                   | RW                     |                              |                |  |
| Bits                         | Name    |      | Description |                                                                   |                                                                  |                                                   |                        |                              |                |  |
| [7:0]                        | VFIX_LS | βB   |             | VFIX[8:0]<br>Voltage of<br>(VFIX[8:0]<br>Voltage of<br>ranges fro | = VFIX_MS<br>fixed VID m<br>= 000h)<br>fixed VID m<br>m 0.25V to | B[0]+VFIX_<br>node = 0.0V<br>node = 0.24<br>2.8V. | LSB[7:0]<br>when recei | ving an off o<br>:0]×5mV, vo | code<br>oltage |  |

#### Register Address: 83h

Description: 9-bit fixed VID (Reg. 82h + Reg. 83h). Set voltage in fixed VID mode of rail C. In fixed VID mode, VR skips VID packet and change PSI commands. While Fixed VID is enabled, VR does not act for I2C VOUT\_OFFSET as well. After disabling fixed VID mode, VID returns to the last VID packet target and last power state. When entering/exiting fixed VID mode, the slew rate is 1/4 of SVI3 UP SLEW RATE.

| Bits                     |         | Bit 7 | Bit 6         | Bit 5                                                             | Bit 4                                                            | Bit 3                                             | Bit 2                               | Bit 1                        | Bit 0          |  |
|--------------------------|---------|-------|---------------|-------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|-------------------------------------|------------------------------|----------------|--|
| Name                     |         |       |               |                                                                   | VFIX_N                                                           | MSB_C                                             |                                     |                              |                |  |
| Default Value 0x00       |         |       |               |                                                                   |                                                                  |                                                   |                                     |                              |                |  |
| Read/Write R R R R R R R |         |       |               |                                                                   |                                                                  | RW                                                |                                     |                              |                |  |
| Bits                     | Name    |       | Description   |                                                                   |                                                                  |                                                   |                                     |                              |                |  |
| [7:1]                    | Reserve | d     | Reserved bits |                                                                   |                                                                  |                                                   |                                     |                              |                |  |
| [0]                      | VFIX_M  | SB    |               | VFIX[8:0]<br>Voltage of<br>(VFIX[8:0]<br>Voltage of<br>ranges fro | = VFIX_MS<br>fixed VID m<br>= 000h)<br>fixed VID m<br>m 0.25V to | B[0]+VFIX_<br>node = 0.0V<br>node = 0.24<br>2.8V. | LSB[7:0]<br>when recei<br>5V+VFIX[8 | ving an off o<br>:0]×5mV, vo | code<br>oltage |  |

#### RICHTEK is a registered trademark of Richtek Technology Corporation. Copyright © 2023 Richtek Technology Corporation. All rights reserved.







Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com DS3674AE-03

#### Register Address: 84h

Description: Enable/Disable FORCE\_PSI0 function of rail C, and the controller still operates in PSI0 when change PSI command is received. The PSI status follows SVI3.

| Bits              |         | Bit 7 | Bit 6                                   | Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |                                                           |                                                           |                                                        |                                    |                     |  |  |
|-------------------|---------|-------|-----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|------------------------------------|---------------------|--|--|
| Name              |         |       |                                         |                                                                             | Force_I                                                   | PSI0_C                                                    |                                                        |                                    |                     |  |  |
| Default Valu      | le      |       |                                         |                                                                             | 0x00                                                      |                                                           |                                                        |                                    |                     |  |  |
| <b>Read/Write</b> |         | R     | ₹ R R R R R R R R R R R R R R R R R R R |                                                                             |                                                           |                                                           |                                                        |                                    |                     |  |  |
| Bits              | Name    |       |                                         | Description                                                                 |                                                           |                                                           |                                                        |                                    |                     |  |  |
| [7:1]             | Reserve | d     |                                         | Reserved                                                                    | bits                                                      |                                                           |                                                        |                                    |                     |  |  |
| [0]               | FORCE_  | _PSI0 |                                         | [0] = 0: Fo<br>[0] = 1: Fix<br>operates f<br>SVI3 com                       | llow SVI3 p<br>ked in PSI0<br>full phase co<br>mand and A | ower states<br>and ignore o<br>ount. The S\<br>CK PSI cha | (default)<br>other PSIx o<br>/I3 Register<br>nge comma | command. V<br>PSI state fo<br>and. | ′R always<br>ollows |  |  |

| Register Address: 85h                    |           |              |             |                                                 |              |               |               |       |       |  |  |  |
|------------------------------------------|-----------|--------------|-------------|-------------------------------------------------|--------------|---------------|---------------|-------|-------|--|--|--|
| Description                              | : Enable/ | Disable prot | ection func | tion of rail C                                  |              |               |               |       |       |  |  |  |
| Bits                                     |           | Bit 7        | Bit 6       | Bit 5                                           | Bit 4        | Bit 3         | Bit 2         | Bit 1 | Bit 0 |  |  |  |
| Name                                     |           |              |             | EN_PRT_C                                        |              |               |               |       |       |  |  |  |
| Default Valu                             | ue        |              |             |                                                 | 0x           | 7F            |               |       |       |  |  |  |
| Read/Write                               |           | R            | RW          | RW RW RW RW                                     |              |               |               |       |       |  |  |  |
| Bits                                     | Name      |              |             | Description                                     | on           |               |               |       |       |  |  |  |
| [7]                                      | Reserve   | d            |             | Reserved                                        | bit          |               |               |       |       |  |  |  |
| [6] EN VRHOT                             |           |              |             |                                                 |              |               |               |       |       |  |  |  |
| [6] = 1: Enable VRHOT function (default) |           |              |             |                                                 |              |               |               |       |       |  |  |  |
| [5]                                      | ] EN_OTP  |              |             |                                                 | sable OT pro | otection      |               |       |       |  |  |  |
|                                          | -         |              |             | [5] = 1: En                                     | able OT pro  |               | auit)         |       |       |  |  |  |
| [4]                                      |           |              |             | [4] = 1: Enable Temp1 OC Warning function       |              |               |               |       |       |  |  |  |
| [7]                                      |           |              |             | The default value can be set by NVM. (Page 02). |              |               |               |       |       |  |  |  |
|                                          |           |              |             | [3] = 0: Dis                                    | sable sum C  | C protectio   | <u>n ( 5</u>  | - /   |       |  |  |  |
| [3]                                      | EN_OCF    | ⊃_SUM        |             | [3] = 1: En                                     | able sum O   | C protection  | า             |       |       |  |  |  |
|                                          |           |              |             | The defau                                       | lt value can | be set by N   | IVM. (Page    | 02).  |       |  |  |  |
| [2]                                      |           |              |             | [2] = 0: Dis                                    | sable NV pr  | otection      |               |       |       |  |  |  |
| [2] = 1: Enable NV protection (default)  |           |              |             |                                                 |              |               |               |       |       |  |  |  |
| [1]                                      | EN UV     |              |             | [1] = 0: Dis                                    | sable UV pr  | otection      |               |       |       |  |  |  |
| L - J                                    |           |              |             | [[1] = 1: En                                    | able UV pro  | ptection (def | ault)         |       |       |  |  |  |
| [0]                                      | EN OV     |              |             | [0] = 0: Dis                                    | sable OV pr  | otection      | · · · · · · · |       |       |  |  |  |
| [0] = 1: Enable OV protection (default)  |           |              |             |                                                 |              |               |               |       |       |  |  |  |



#### Register Address: 86h

Description: Selection load-line of rail C

| Description: Selection load-line of rail C. |          |          |                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                   |               |       |       |       |       |  |  |
|---------------------------------------------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|-------|--|--|
| Bits                                        |          | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                  | Bit 5                                                                                                                                                             | Bit 4         | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                        |          |          |                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                   | LL_S          | EL_C  |       |       |       |  |  |
| Default Valu                                | le       |          |                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                   | 0x0A          |       |       |       |       |  |  |
| Read/Write                                  |          | RW       | R                                                                                                                                                                                                                                                                                                      | R                                                                                                                                                                 | R RW RW RW RW |       |       |       |       |  |  |
| Bits                                        | Name     |          |                                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                       |               |       |       |       |       |  |  |
| [7]                                         | SVI3_I20 | C_LL_SEL | RW       R       RW       RW       RW       RW         Description       It is used to set load-line control mode.       [7] = 0: SVI3 (default)       [7] = 1: I2C         LL_SEL       Reserved bits       It is used to set load-line control mode.       It is used to set load-line control mode. |                                                                                                                                                                   |               |       |       |       |       |  |  |
| [6:5]                                       | Reserve  | d        |                                                                                                                                                                                                                                                                                                        | Reserved                                                                                                                                                          | bits          |       |       |       |       |  |  |
| [4:0]                                       | SEL_LL   |          |                                                                                                                                                                                                                                                                                                        | Load-line adjustment corresponding to nominal initial setting<br>Load-line = Reg[4:0] * 10% * Default LL<br>10101b - 11111b = 200%<br>[4:0] = 0Ab: 100% (default) |               |       |       |       |       |  |  |

| Register Ac<br>Description<br>should read                                                                                                                       | <b>Idress</b> : 87<br>i: Output<br>IOUT_RF | 7h<br>current_rep<br>PT_MSB firs | orting consi<br>t and then r | sts of a 10-<br>ead IOUT_F | -bit encodir<br>RPT_LSB. ( | ig mapped<br>Reg. 87h+R | to I_OUT_S<br>eg. 88h) | SCALE_C. I | OUT_RPT |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------|------------------------------|----------------------------|----------------------------|-------------------------|------------------------|------------|---------|--|--|
| Bits                                                                                                                                                            |                                            | Bit 7                            | Bit 6                        | Bit 5                      | Bit 4                      | Bit 3                   | Bit 2                  | Bit 1      | Bit 0   |  |  |
| Name IOUT_RPT_MSB_C                                                                                                                                             |                                            |                                  |                              |                            |                            |                         |                        |            |         |  |  |
| Default Valu                                                                                                                                                    | Je                                         |                                  |                              |                            | current status             |                         |                        |            |         |  |  |
| Read/Write                                                                                                                                                      | Read/Write R                               |                                  |                              | R R R R R                  |                            |                         |                        |            |         |  |  |
| Bits                                                                                                                                                            | Name                                       |                                  |                              | Description                | on                         |                         |                        |            |         |  |  |
| [7:2]                                                                                                                                                           | Reserve                                    | d                                |                              | Reserved                   | bits                       |                         |                        |            |         |  |  |
| [1:0]IOUT_RPTIOUT_RPT[9:0] = IOUT_RPT_MSB[1:0]+IOUT_RPT_LSB[7:0]IOUT_RPTIOUT_RPT[9:0]×MAX_CURRENT/1023Note: MAX_CURRENT = 3FFh of selected output current scale |                                            |                                  |                              |                            |                            |                         | B[7:0]<br>t scale      |            |         |  |  |

| <b>Register Address</b> : 88h<br><b>Description</b> : Output current reporting consists of a 10-bit encoding mapped to I_OUT_SCALE_C. IOUT_RPT<br>should read IOUT_RPT_MSB first and then read IOUT_RPT_LSB. (Reg. 87h+Reg. 88h) |      |   |   |             |         |        |       |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|---|-------------|---------|--------|-------|--|--|--|--|
| Bits         Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit                                                                                                               |      |   |   |             |         |        | Bit 0 |  |  |  |  |
| Name IOUT_RPT_LSB_C                                                                                                                                                                                                              |      |   |   |             |         |        |       |  |  |  |  |
| Default Valu                                                                                                                                                                                                                     | he   |   |   |             | current | status |       |  |  |  |  |
| Read/Write                                                                                                                                                                                                                       |      | R | R | R R R R R R |         |        |       |  |  |  |  |
| Bits                                                                                                                                                                                                                             | Name |   |   | Descriptio  | on      |        |       |  |  |  |  |
| [7:0]       IOUT_RPT       IOUT_RPT[9:0] = IOUT_RPT_MSB[1:0]+IOUT_RPT_LSB[7:0]         IOUT_RPT       I_Load(A) = IOUT_RPT[9:0]×MAX_CURRENT/1023         Note:       MAX_CURRENT = 3FFh of selected output current scale         |      |   |   |             |         |        |       |  |  |  |  |

# **RT3674AE**

#### Register Address: 89h

| Description: Output current reporting ratio adjustment of SVI3 telemetry for rail C. |         |          |       |                                                                                    |               |          |       |       |       |  |  |
|--------------------------------------------------------------------------------------|---------|----------|-------|------------------------------------------------------------------------------------|---------------|----------|-------|-------|-------|--|--|
| Bits                                                                                 |         | Bit 7    | Bit 6 | Bit 5                                                                              | Bit 4         | Bit 3    | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                                 |         |          |       |                                                                                    | IOUT_RPT      | _RATIO_C |       |       |       |  |  |
| Default Valu                                                                         | le      | 0x00     |       |                                                                                    |               |          |       |       |       |  |  |
| Read/Write R R                                                                       |         |          |       | R                                                                                  | R R R R RW RW |          |       |       |       |  |  |
| Bits                                                                                 | Name    |          |       | Descriptio                                                                         | on            |          |       |       |       |  |  |
| [7:2]                                                                                | Reserve | d        |       | Reserved                                                                           | bits          |          |       |       |       |  |  |
| [1:0]                                                                                | IOUT_R  | PT_RATIO |       | [1:0] = 00: 100% (default), [1:0] = 01: 87.5%,<br>[1:0] = 10: 75%, [1:0] = 11: 50% |               |          |       |       |       |  |  |

| Register Ac                                   | Register Address: 8Ah                      |       |            |             |         |        |                   |  |  |  |  |
|-----------------------------------------------|--------------------------------------------|-------|------------|-------------|---------|--------|-------------------|--|--|--|--|
| Description: Temperature reporting of rail C. |                                            |       |            |             |         |        |                   |  |  |  |  |
| Bits                                          |                                            | Bit 7 | Bit 6      | Bit 5       | Bit 4   | Bit 3  | Bit 2 Bit 1 Bit 0 |  |  |  |  |
| Name                                          |                                            |       | TEMP_RPT_C |             |         |        |                   |  |  |  |  |
| Default Valu                                  | le                                         |       |            |             | current | status |                   |  |  |  |  |
| Read/Write                                    |                                            | R     | R          | R R R R R R |         |        |                   |  |  |  |  |
| Bits                                          | Name                                       |       |            | Description |         |        |                   |  |  |  |  |
| [7:0]                                         | TEMP_RPTTemperature(°C) = TEMP_RPT[7:0]-40 |       |            |             |         |        |                   |  |  |  |  |

#### Register Address: 8Bh

| <b>Description</b> : Output voltage reporting data payloads consist of 10 bits for rail C. VOUT_RPT should read VOUT RPT MSB first and then read VOUT RPT LSB. (Reg. 8Bh+Reg. 8Ch) |                |       |                                                                                    |               |             |          |       |       |       |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|------------------------------------------------------------------------------------|---------------|-------------|----------|-------|-------|-------|--|--|
| Bits                                                                                                                                                                               |                | Bit 7 | Bit 6                                                                              | Bit 5         | Bit 4       | Bit 3    | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                                                                                                                               | VOUT_RPT_MSB_C |       |                                                                                    |               |             |          |       |       |       |  |  |
| Default Value                                                                                                                                                                      |                |       |                                                                                    |               | current     | t status |       |       |       |  |  |
| Read/Write                                                                                                                                                                         |                | R     | R                                                                                  | R             | R           | R        | R     | R     | R     |  |  |
| Bits                                                                                                                                                                               | Name           |       |                                                                                    | Description   | Description |          |       |       |       |  |  |
| [7:2]                                                                                                                                                                              | [7:2] Reserved |       |                                                                                    | Reserved bits |             |          |       |       |       |  |  |
| [1:0] VOUT_RPT                                                                                                                                                                     |                |       | VOUT_RPT[9:0] = VOUT_RPT_MSB[1:0]+VOUT_RPT_LSB[7:0]<br>VOUT(V) = VOUT_RPT[9:0]×5mV |               |             |          |       |       |       |  |  |

| Register Ac    | Register Address: 8Ch                                              |                                                                                                         |                                                                                               |             |            |             |            |           |            |  |  |
|----------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|------------|-------------|------------|-----------|------------|--|--|
| Description    | : Output                                                           | voltage rep                                                                                             | porting data                                                                                  | a payloads  | consist of | 10 bits for | rail C. VO | UT_RPT sł | nould read |  |  |
| VOUT_RPT       | VOUT_RPT_MSB first and then read VOUT_RPT_LSB. (Reg. 8Bh+Reg. 8Ch) |                                                                                                         |                                                                                               |             |            |             |            |           |            |  |  |
| Bits           |                                                                    | Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |                                                                                               |             |            |             |            |           |            |  |  |
| Name           |                                                                    |                                                                                                         | VOUT_RPT_LSB_C                                                                                |             |            |             |            |           |            |  |  |
| Default Valu   | le                                                                 |                                                                                                         |                                                                                               |             | current    | status      |            |           |            |  |  |
| Read/Write     |                                                                    | R                                                                                                       | R                                                                                             | R           | R          | R           | R          | R         | R          |  |  |
| Bits           | Name                                                               |                                                                                                         |                                                                                               | Description |            |             |            |           |            |  |  |
| [7:0] VOUT_RPT |                                                                    |                                                                                                         | $VOUT_RPT[9:0] = VOUT_RPT_MSB[1:0]+VOUT_RPT_LSB[7:0]$<br>$VOUT(V) = VOUT_RPT[9:0] \times 5mV$ |             |            |             |            |           |            |  |  |



#### Register Address: 8Dh

Description: Protection indicator of rail C.

| Description  | I. Protecti        | on indicator | or fail C. |                                                                                                                   |                                              |                                     |                   |       |       |  |  |
|--------------|--------------------|--------------|------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------|-------------------|-------|-------|--|--|
| Bits         |                    | Bit 7        | Bit 6      | Bit 5                                                                                                             | Bit 4                                        | Bit 3                               | Bit 2             | Bit 1 | Bit 0 |  |  |
| Name         |                    |              |            |                                                                                                                   | PRT_F                                        | LAG_C                               |                   |       |       |  |  |
| Default Valu | le                 |              |            |                                                                                                                   | current                                      | status                              |                   |       |       |  |  |
| Read/Write   |                    | R            | RW         | RW R R R R R                                                                                                      |                                              |                                     |                   |       |       |  |  |
| Bits         | Name               |              |            | Description                                                                                                       |                                              |                                     |                   |       |       |  |  |
| [7]          | Reserve            | d            |            | Reserved bit                                                                                                      |                                              |                                     |                   |       |       |  |  |
| [6]          | VRHOT              | assertion    |            | [6] = 0: No<br>[6] = 1: Oo<br>This bit is                                                                         | o occurrence<br>ccurrence of<br>writeable 1b | e of VRHOT<br>VRHOT wa<br>to clear. | warning<br>arning |       |       |  |  |
| [5]          | OCP_WARN assertion |              |            | [5] = 0: No occurrence of OCP warning<br>[5] = 1: Occurrence of OCP warning<br>This bit is writeable 1b to clear. |                                              |                                     |                   |       |       |  |  |
| [4]          | ΟΤΡ                |              |            | <ul><li>[4] = 0: No occurrence of OTP</li><li>[4] = 1: Occurrence of OTP</li></ul>                                |                                              |                                     |                   |       |       |  |  |
| [3]          | UVP                |              |            | [3] = 0: No occurrence of UVP<br>[3] = 1: Occurrence of UVP                                                       |                                              |                                     |                   |       |       |  |  |
| [2]          | OVP                |              |            | [2] = 0: No occurrence of OVP<br>[2] = 1: Occurrence of OVP                                                       |                                              |                                     |                   |       |       |  |  |
| [1]          | OCP                |              |            | [1] = 0: No occurrence of OCP<br>[1] = 1: Occurrence of OCP                                                       |                                              |                                     |                   |       |       |  |  |
| [0]          | SSOCP              |              |            | [0] = 0: No occurrence of SSOCP<br>[0] = 1: Occurrence of SSOCP                                                   |                                              |                                     |                   |       |       |  |  |

| Register Address: 8Eh |                       |                |               |                                                                                           |                                                                                        |                                                                                           |                                                                                  |                                           |       |
|-----------------------|-----------------------|----------------|---------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------|-------|
| Description           | i: SVI3 NA            | CKs states     | of rail C. (S | ame as SV                                                                                 | 13 Reg. 11h                                                                            | )                                                                                         |                                                                                  | _                                         |       |
| Bits                  |                       | Bit 7          | Bit 6         | Bit 5                                                                                     | Bit 4                                                                                  | Bit 3                                                                                     | Bit 2                                                                            | Bit 1                                     | Bit 0 |
| Name                  |                       |                |               | S                                                                                         | VI3_NACK                                                                               | _STATUS_(                                                                                 | 0                                                                                |                                           |       |
| Default Valu          | le                    | current status |               |                                                                                           |                                                                                        |                                                                                           |                                                                                  |                                           |       |
| Read/Write            | Nrite R R R R R R R R |                |               |                                                                                           |                                                                                        |                                                                                           |                                                                                  |                                           | R     |
| Bits                  | Name                  |                | Description   |                                                                                           |                                                                                        |                                                                                           |                                                                                  |                                           |       |
| [7:6]                 | Reserve               | d              |               | Reserved                                                                                  | bits                                                                                   |                                                                                           |                                                                                  |                                           |       |
| [5:0]                 | SVI3_NA               | ACK_STATI      | JS            | [5] = 1: Cc<br>[4] = 1: Cc<br>[3] = 1: Cc<br>[2] = 1: Inv<br>[1] = 1: Inv<br>[0] = 1: Inv | ommunicatic<br>ommunicatic<br>ommunicatic<br>valid Comma<br>valid Comma<br>valid Comma | n Error: Co<br>n Error: Fra<br>n Error: CR<br>and: Undefii<br>and: Undefii<br>and: Not Ex | mmand befo<br>ming Error<br>C Error<br>ned Registe<br>ned Payload<br>ecutable/No | ore ACK<br>r Command<br>d<br>ot Supported | 1     |

### **RT3674AE**

#### Register Address: 9Ch

| Description        | <b>Description</b> : 9 bit fixed VID (Reg. 9Ch + Reg. 9Dh). Set maximum voltage in fixed VID mode of rail C. |       |               |                                                                  |                                                                           |                                                            |                                             |                                         |                             |  |
|--------------------|--------------------------------------------------------------------------------------------------------------|-------|---------------|------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|--|
| Bits               |                                                                                                              | Bit 7 | Bit 6         | Bit 5                                                            | Bit 4                                                                     | Bit 3                                                      | Bit 2                                       | Bit 1                                   | Bit 0                       |  |
| Name               |                                                                                                              |       |               |                                                                  | VFIX_MA                                                                   | X_LSB_C                                                    |                                             |                                         |                             |  |
| Default Valu       | le                                                                                                           |       |               |                                                                  | 0x                                                                        | FF                                                         |                                             |                                         |                             |  |
| Read/Write RW RW   |                                                                                                              |       | RW RW RW RW F |                                                                  |                                                                           |                                                            | RW                                          |                                         |                             |  |
| Bits               | Name                                                                                                         |       |               | Description                                                      | on                                                                        |                                                            |                                             |                                         |                             |  |
| [7:0] VFIX_MAX_LSB |                                                                                                              |       |               | VFIX_MAX<br>Voltage of<br>(VFIX_MA<br>Voltage of<br>voltage rate | X[8:0] = VFI<br>fixed VID m<br>X[8:0] = 000<br>fixed VID m<br>nges from 0 | X_MAX_MS<br>nax mode =<br>0)<br>nax mode =<br>.25V to 2.8\ | B[0]+VFIX_<br>0V when re<br>0.245V+VF<br>/. | _MAX_LSB[<br>ceiving an c<br>IX_MAX[8:0 | 7:0]<br>iff code<br>0]×5mV, |  |

| <b>Register Address</b> : 9Dh<br><b>Description</b> : 9 bit fixed VID (Reg. 9Ch + Reg. 9Dh). Set maximum voltage in fixed VID mode of rail C. |         |       |             |                                                                                                                                                                                                                                                |          |         |       |       |       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|-------|-------|-------|--|
| Bits                                                                                                                                          |         | Bit 7 | Bit 6       | Bit 5                                                                                                                                                                                                                                          | Bit 4    | Bit 3   | Bit 2 | Bit 1 | Bit 0 |  |
| Name                                                                                                                                          |         |       |             |                                                                                                                                                                                                                                                | VFIX_MAX | X_MSB_C |       |       |       |  |
| Default Valu                                                                                                                                  | le      | 0x01  |             |                                                                                                                                                                                                                                                |          |         |       |       |       |  |
| Read/Write R R                                                                                                                                |         |       | R R R R R W |                                                                                                                                                                                                                                                |          |         | RW    |       |       |  |
| Bits                                                                                                                                          | Name    |       |             | Description                                                                                                                                                                                                                                    | on       |         |       |       |       |  |
| [7:1]                                                                                                                                         | Reserve | d     |             | Reserved bits                                                                                                                                                                                                                                  |          |         |       |       |       |  |
| [0] VFIX_MAX_MSB                                                                                                                              |         |       |             | VFIX_MAX[8:0] = VFIX_MAX_MSB[0]+VFIX_MAX_LSB[7:0]<br>Voltage of fixed VID max mode = 0V when receiving an off code<br>(VFIX_MAX[8:0] = 000)<br>Voltage of fixed VID max mode = 0.245V+VFIX_MAX[8:0]×5mV,<br>voltage ranges from 0.25V to 2.8V. |          |         |       |       |       |  |

| Register Address: 9Eh                                                    |      |       |                          |                                                 |       |       |       |       |       |  |  |
|--------------------------------------------------------------------------|------|-------|--------------------------|-------------------------------------------------|-------|-------|-------|-------|-------|--|--|
| Description: It is used to set overcurrent warning hysteresis of rail C. |      |       |                          |                                                 |       |       |       |       |       |  |  |
| Bits                                                                     |      | Bit 7 | Bit 6                    | Bit 5                                           | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                     |      |       | OCP_WARN_HYS_C           |                                                 |       |       |       |       |       |  |  |
| Default Valu                                                             | le   | 0x00  |                          |                                                 |       |       |       |       |       |  |  |
| Read/Write                                                               |      | RW    | RW                       | RW                                              | RW    | RW    | RW    | RW    | RW    |  |  |
| Bits                                                                     | Name |       |                          | Description                                     |       |       |       |       |       |  |  |
| [7:0] OCP WARN HYS                                                       |      |       | 1LSB = I_OUT_SCALE/384 A |                                                 |       |       |       |       |       |  |  |
|                                                                          |      |       |                          | The default value can be set by NVM. (Page 05). |       |       |       |       |       |  |  |

RICHTEK

#### Register Address: 9Fh

| <b>Description</b> : Set IGNORE_PSI7, FORCE_PSI7, SVI3_I2C_VRHOT and SVI3_I2C_OTP. |       |       |       |       |       |       |  |  |
|------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bits                                                                               | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 |  |  |

| Bits         |         | Bit 7          | Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                               |                                                                        |                                                                     |                                                               |                            |  |  |  |  |
|--------------|---------|----------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|----------------------------|--|--|--|--|
| Name         |         |                |                                                                                           |                                                                                                                                                                                                                                                                                                                                          | MIS                                                                                                                                           | C_C                                                                    |                                                                     |                                                               |                            |  |  |  |  |
| Default Valu | le      |                |                                                                                           |                                                                                                                                                                                                                                                                                                                                          | 0x                                                                                                                                            | 00                                                                     |                                                                     |                                                               |                            |  |  |  |  |
| Read/Write   |         | R              | R                                                                                         | R                                                                                                                                                                                                                                                                                                                                        | R                                                                                                                                             | RW                                                                     | RW                                                                  | RW                                                            | RW                         |  |  |  |  |
| Bits         | Name    | •              |                                                                                           | Description                                                                                                                                                                                                                                                                                                                              |                                                                                                                                               |                                                                        |                                                                     |                                                               |                            |  |  |  |  |
| [7:4]        | Reserve | d              |                                                                                           | Reserved bits                                                                                                                                                                                                                                                                                                                            |                                                                                                                                               |                                                                        |                                                                     |                                                               |                            |  |  |  |  |
| [3]          | IGNORE  | E_PSI7         |                                                                                           | [3] = 0: Dis<br>[3] = 1: En<br>phase cou<br>Register P<br>command<br>The defau                                                                                                                                                                                                                                                           | sable, Follov<br>lable, VR ign<br>int when rec<br>2SI state foll<br>It value can                                                              | w SVI3 pow<br>nores PSI7<br>eeiving the F<br>ows SVI3 c<br>be set by N | er states (de<br>command a<br>PSI7 comma<br>ommand an<br>IVM. (Page | efault)<br>ind operates<br>and. The SV<br>d ACK PSI (<br>05). | s in full<br>/I3<br>change |  |  |  |  |
| [2]          | FORCE_  | _PSI7          |                                                                                           | <ul> <li>[2] = 0. Disable, Follow SVI3 power states (default)</li> <li>[2] = 1: Enable, Fixed in PSI7 and ignore other PSIx command. VR always enables smart phase management function. The SVI3 Register PSI state follows SVI3 command and ACK PSI change command.</li> <li>The default value can be set by NVM. (Page 05).</li> </ul> |                                                                                                                                               |                                                                        |                                                                     |                                                               |                            |  |  |  |  |
| [1]          | SVI3_I2 | SVI3_I2C_VRHOT |                                                                                           |                                                                                                                                                                                                                                                                                                                                          | It is used to set VRHOT threshold control mode.<br>[1] = 0: SVI3 (default)<br>[1] = 1: I2C<br>The default value can be set by NVM. (Page 05). |                                                                        |                                                                     |                                                               |                            |  |  |  |  |
| [0]          | SVI3_I2 | SVI3_I2C_OTP   |                                                                                           |                                                                                                                                                                                                                                                                                                                                          | It is used to set OTP threshold control mode.<br>[0] = 0: SVI3 (default)<br>[0] = 1: I2C<br>The default value can be set by NVM. (Page 05).   |                                                                        |                                                                     |                                                               |                            |  |  |  |  |

#### VR Operation mode:

| FORCE_PSI0 | IGNORE_PSI7 | FORCE_PSI7 | VR Operation mode                                                             |
|------------|-------------|------------|-------------------------------------------------------------------------------|
| Disable    | Disable     | Disable    | Follow SVI3 power states.                                                     |
| Disable    | Disable     | Enable     | Force PSI7.                                                                   |
| Disable    | Enable      | Disable    | Follow SVI3 power states except PSI7.<br>Operator in PSI0 when received PSI7. |
| Disable    | Enable      | Enable     | Follow SVI3 power states.                                                     |
| Enable     | Disable     | Disable    | Force PSI0.                                                                   |
| Enable     | Disable     | Enable     | Force PSI0.                                                                   |
| Enable     | Enable      | Disable    | Force PSI0.                                                                   |
| Enable     | Enable      | Enable     | Force PSI0.                                                                   |

### **RT3674AE**

Register Address: A1h

**Description**: It is used to set VRHOT threshold of rail C.

| Bits           |      | Bit 7 | Bit 6 | Bit 5                                                             | Bit 4                                                                       | Bit 3                                                 | Bit 2                           | Bit 1                | Bit 0                   |  |  |
|----------------|------|-------|-------|-------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------|----------------------|-------------------------|--|--|
| Name           |      |       |       |                                                                   | VRHOT                                                                       | _TH_C                                                 |                                 |                      |                         |  |  |
| Default Valu   | ue   |       |       | 0x8C                                                              |                                                                             |                                                       |                                 |                      |                         |  |  |
| Read/Write     |      | RW    | RW    | RW RW RW RW R                                                     |                                                                             |                                                       |                                 |                      | RW                      |  |  |
| Bits           | Name |       |       | Description                                                       |                                                                             |                                                       |                                 |                      |                         |  |  |
| [7:0] VRHOT_TH |      |       |       | Voltage re<br>VRHOT TI<br>[7:0] = 00h<br>[7:0] = 8Ch<br>The defau | gulator hot v<br>hreshold = F<br>h: Disabled<br>h: 100℃ (de<br>It value can | warning thre<br>Reg[7:0]–40<br>efault)<br>be set by N | eshold when<br>°C<br>IVM. (Page | o control mo<br>05). | de is I <sup>2</sup> C. |  |  |

| Register Address: A2h                                   |        |       |       |                                                                                                                                                                                                                     |          |       |       |       |       |  |  |
|---------------------------------------------------------|--------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|-------|-------|-------|--|--|
| Description: It is used to set OTP threshold of rail C. |        |       |       |                                                                                                                                                                                                                     |          |       |       |       |       |  |  |
| Bits                                                    |        | Bit 7 | Bit 6 | Bit 5                                                                                                                                                                                                               | Bit 4    | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                    |        |       |       |                                                                                                                                                                                                                     | OTP_TH_C |       |       |       |       |  |  |
| Default Value                                           |        |       |       | 0xA5                                                                                                                                                                                                                |          |       |       |       |       |  |  |
| Read/Write                                              |        | RW    | RW    | RW                                                                                                                                                                                                                  | RW       | RW    | RW    | RW    | RW    |  |  |
| Bits                                                    | Name   |       |       | Description                                                                                                                                                                                                         |          |       |       |       |       |  |  |
| [7:0]                                                   | OTP_TH | I     |       | Over-temperature protection threshold when control mode is $l^2C$ .<br>OTP_TH Threshold = Reg[7:0]-40°C<br>[7:0] = 00h: Disabled<br>[7:0] = A5h: 125°C (default)<br>The default value can be set by NVM. (Page 05). |          |       |       |       |       |  |  |

| <b>Register Address</b> : A9h<br><b>Description</b> : System power reporting consists of a 10-bit encoding mapped to P_SYS_SCALE. PSYS_RPT should<br>read PSYS_RPT_MSB first and then read PSYS_RPT_LSB. (Reg. A9h+Reg. AAh) |             |       |       |                |                                                                                                                                                        |       |       |       |       |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--|--|
| Bits                                                                                                                                                                                                                         |             | Bit 7 | Bit 6 | Bit 5          | Bit 4                                                                                                                                                  | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| Name                                                                                                                                                                                                                         |             |       |       |                | PSYS_RPT_MSB                                                                                                                                           |       |       |       |       |  |  |
| Default Value                                                                                                                                                                                                                |             |       |       | current status |                                                                                                                                                        |       |       |       |       |  |  |
| Read/Write                                                                                                                                                                                                                   |             | R     | R     | R              | R                                                                                                                                                      | R     | R     | R     | R     |  |  |
| Bits                                                                                                                                                                                                                         | Name        |       |       | Description    |                                                                                                                                                        |       |       |       |       |  |  |
| [7:2]                                                                                                                                                                                                                        | Reserve     | d     |       | Reserved bits  |                                                                                                                                                        |       |       |       |       |  |  |
| [1:0]                                                                                                                                                                                                                        | 0] PSYS_RPT |       |       |                | PSYS_RPT[9:0] = PSYS_RPT_MSB[1:0]+PSYS_RPT_LSB[7:0]<br>PSYS(W) = PSYS_RPT[9:0]×MAX_POWER/1023<br>Note: MAX_POWER = 3FFh of selected system power scale |       |       |       |       |  |  |



#### Register Address: AAh

Description: System power reporting consists of a 10-bit encoding mapped to P\_SYS\_SCALE. PSYS\_RPT should read PSYS\_RPT\_MSB first and then read PSYS\_RPT\_LSB. (Reg. A9h+Reg. AAh)

| Bits              |        | Bit 7 | Bit 6 | Bit 5                                                 | Bit 4       | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
|-------------------|--------|-------|-------|-------------------------------------------------------|-------------|-------|-------|-------|-------|--|--|
| Name              |        |       |       | PSYS_RPT_LSB                                          |             |       |       |       |       |  |  |
| Default Valu      | le     |       |       | current status                                        |             |       |       |       |       |  |  |
| <b>Read/Write</b> |        | R     | R     | R                                                     | R R R R R R |       |       |       |       |  |  |
| Bits              | Name   |       |       | Description                                           |             |       |       |       |       |  |  |
| 17.01             |        | DT    |       | PSYS_RPT[9:0] = PSYS_RPT_MSB[1:0]+PSYS_RPT_LSB[7:0]   |             |       |       |       |       |  |  |
| [7:0]             | PSYS_F | (PT   |       | Note: MAX_POWER = 3FFh of selected system power scale |             |       |       |       |       |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com

### **RT3674AE**

|               | Table 11. SVI3 Registers for SVI3 Protocol |                       |      |                   |                                                                                            |  |  |  |  |  |
|---------------|--------------------------------------------|-----------------------|------|-------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| Addr<br>(Hex) | Bits                                       | Register Name         | Туре | Default<br>Value  | Note                                                                                       |  |  |  |  |  |
| 01h           | [7:0]                                      | SVI3_VERSION          | R    | 01h               | Rev.1                                                                                      |  |  |  |  |  |
| 02h           | [7:5]                                      | TYPE_ID               | R    | 000b              | Туре 1                                                                                     |  |  |  |  |  |
| 0211          | [4:0]                                      | MGF_ID                |      | 04h               | 04h = Richtek                                                                              |  |  |  |  |  |
| 03h           | [7:0]                                      | MODEL_ID              | R    | 00h               |                                                                                            |  |  |  |  |  |
| 04h           | [7:0]                                      | TEN_BIT_TEL_AVAIL     | R    | 47h               | System Power, Temp 1, Output voltage and Output current of 10-bit telemetry are available. |  |  |  |  |  |
| 05h           | [7:0]                                      | SIXTEEN_BIT_TEL_AVAIL | R    | 00h               | Reserved                                                                                   |  |  |  |  |  |
|               | [7]                                        | CRC_ENABLED           | R    | 1b                | CRC is enabled                                                                             |  |  |  |  |  |
| 06h           | [4:2]                                      | PSI                   | R    | 000b              | PSI0. Indicates the PSI state of the controller.                                           |  |  |  |  |  |
|               | [0]                                        | VID[8]                | R    | Platform          | Indicates the MSB of the VID. Default VID<br>copied from VID_DEFAULT_VOLTAGE               |  |  |  |  |  |
| 07h           | [7:0]                                      | VID[7:0]              | R    | Platform          | Indicates the 8 LSBs of the VID. Default VID copied from VID_DEFAULT_VOLTAGE               |  |  |  |  |  |
| 08h           | [5:4]                                      | DEFAULT_SLEW_RATE     | R    | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
| 0011          | [3:0]                                      | VID_DEFAULT_VOLTAGE   | R    | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
|               | [7:6]                                      | V_IN_SCALE            | R    | 00b               | Not support                                                                                |  |  |  |  |  |
| 09h           | [5:3]                                      | I_OUT_SCALE           | R    | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
|               | [2:0]                                      | I_IN_SCALE            | R    | 000b              | Not support                                                                                |  |  |  |  |  |
| 0Ah           | [7:0]                                      | MAX_VOUT_SUPPORTED    | R    | 8Ch               | MAX_VOUT_SUPPORTED = 2.8V                                                                  |  |  |  |  |  |
| 0Bh           | [7:0]                                      | MIN_VOUT_SUPPORTED    | R    | 32h               | MIN_VOUT_SUPPORTED = 0.25V                                                                 |  |  |  |  |  |
| 0Ch           | [2:0]                                      | P_SYS_SCALE           | R    | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
| 10h           | [7:0]                                      | FAULT_STATUS          | R    | Current<br>status |                                                                                            |  |  |  |  |  |
| 11h           | [7:0]                                      | NACK_STATUS           | R    | Current<br>status |                                                                                            |  |  |  |  |  |
|               | [7:5]                                      | DECAY_CONDITIONS      | R/W  | 000b              | Down voltage decay disabled                                                                |  |  |  |  |  |
| 20h           | [4]                                        | DOWN_SLEW_RATE        | R/W  | 0b                | Negative slew rate = positive slew rate                                                    |  |  |  |  |  |
|               | [3:0]                                      | UP_SLEW_RATE          | R/W  | Platform          | Copied from DEFAULT_SLEW_RATE                                                              |  |  |  |  |  |
| 21h           | [4:0]                                      | LL_ADJUST             | R/W  | 01010b            | 100%                                                                                       |  |  |  |  |  |
| 22h           | [7:0]                                      | VOUT_OFFSET           | R/W  | 00h               | No offset                                                                                  |  |  |  |  |  |
| 23h           | [7:0]                                      | VID_MAX               | R/W  | 00h               | Disabled                                                                                   |  |  |  |  |  |
| 24h           | [7:0]                                      | VID_MIN               | R/W  | 00h               | Disabled                                                                                   |  |  |  |  |  |
| 25h           | [7:0]                                      | TEN_BIT_TEL_EN        | R/W  | 00h               | Disabled                                                                                   |  |  |  |  |  |
| 26h           | [7:0]                                      | SIXTEEN_BIT_TEL_EN    | R/W  | 00h               | Reserved                                                                                   |  |  |  |  |  |
| 27h           | [7:0]                                      | OCP_THRESH            | R/W  | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
| 28h           | [7:0]                                      | OCP_WARN_THRESH       | R/W  | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |
| 29h           | [7:3]                                      | OCP_WARN_MIN_PULSE    | R/W  | Platform          | NVM configurable, based on platform                                                        |  |  |  |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### RICHTEK

| Addr<br>(Hex) | Bits  | Register Name         | Туре | Default<br>Value | Note                                |
|---------------|-------|-----------------------|------|------------------|-------------------------------------|
|               | [2:0] | OCP_FAULT_DELAY       | R/W  | Platform         | NVM configurable, based on platform |
| 2Ah           | [7:0] | VRHOT_THRESH          | R/W  | 8Ch              | 100°C                               |
| 2Bh           | [7:0] | OTP_THRESH            | R/W  | A5h              | 125°C                               |
|               | [7]   | OVP_REF               | R/W  | 0b               | VID                                 |
| 2Ch           | [6:4] | OVP_DELTA             | R/W  | 110b             | 350mV                               |
| 2011          | [3]   | UVP_REF               | R/W  | 0b               | VID                                 |
|               | [2:0] | UVP_DELTA             | R/W  | 110b             | 350mV                               |
| 2Dh           | [7:4] | PHASE_SHED_1          | R/W  | 0001b            | 1-phase when slave is in PSI1       |
| 2011          | [3:0] | PHASE_SHED_2          | R/W  | 0001b            | 1-phase when slave is in PSI2       |
| 40h           | [7:0] | DEBUG_ENABLED         | R/W  | 00h              |                                     |
| 41h           | [7:0] | DEBUG_TEMP1_OVERRIDE  | R/W  | 00h              |                                     |
| 42h           | [7:0] | DEBUG_VOUT_OVERRIDE   | R/W  | 00h              |                                     |
| 43h           | [7:0] | DEBUG_VOUT_OVERRIDE   | R/W  | 00h              |                                     |
| 44h           | [7:0] | DEBUG_IOUT_OVERRIDE   | R/W  | 00h              |                                     |
| 45h           | [7:0] | DEBUG_IOUT_OVERRIDE   | R/W  | 00h              |                                     |
| 46h           | [2:0] | DEBUG_OUTPUT_OVERRIDE | R/W  | 000b             |                                     |
| 50h           | [7:0] | GEN_PURPOSE_0         | R/W  | 00b              |                                     |
| 51h           | [7:0] | GEN_PURPOSE_1         | R/W  | 00b              |                                     |
| 52h           | [7:0] | GEN_PURPOSE_2         | R/W  | 00b              |                                     |
| 53h           | [7:0] | GEN_PURPOSE_3         | R/W  | 00b              |                                     |
| 54h           | [7:0] | GEN_PURPOSE_4         | R/W  | 00b              |                                     |
| 55h           | [7:0] | GEN_PURPOSE_5         | R/W  | 00b              |                                     |
| 56h           | [7:0] | GEN_PURPOSE_6         | R/W  | 00b              |                                     |
| 57h           | [7:0] | GEN_PURPOSE_7         | R/W  | 00b              |                                     |

rved. RICHTEK is a registered trademark of Richtek Technology Corporation.

### **RT3674AE**

| SVID[8:0] Voltag |     | Voltage         |             |     | 2. SVI3 Type 1 Slave VID Ta |           |     | Voltage         | Voltage SVID[8:0] |     |                 |
|------------------|-----|-----------------|-------------|-----|-----------------------------|-----------|-----|-----------------|-------------------|-----|-----------------|
| Binany           | Hoy | Voltage<br>(\/) | Binany      |     |                             | Binan/    | Цох | Voltage<br>(\/) | Binan/            | Hoy | Voltage<br>(\/) |
| 000000000        | 000 | (V)<br>OFF      | 000100000   | 020 | 0.405                       | 001000000 | 040 | 0.565           | 001100000         | 060 | 0.725           |
| 000000001        | 001 | 0.250           | 000100001   | 020 | 0.410                       | 001000001 | 040 | 0.570           | 001100001         | 061 | 0.730           |
| 000000010        | 002 | 0.255           | 000100010   | 021 | 0.415                       | 001000010 | 042 | 0.575           | 001100010         | 062 | 0.735           |
| 000000011        | 002 | 0.260           | 000100011   | 022 | 0.420                       | 001000011 | 042 | 0.580           | 001100011         | 063 | 0.740           |
| 000000100        | 004 | 0.265           | 000100100   | 020 | 0.425                       | 001000100 | 040 | 0.585           | 001100100         | 064 | 0 745           |
| 000000101        | 005 | 0.270           | 000100101   | 025 | 0.420                       | 001000101 | 045 | 0.590           | 001100101         | 065 | 0.750           |
| 000000110        | 006 | 0.275           | 000100110   | 020 | 0.435                       | 001000110 | 046 | 0.595           | 001100110         | 066 | 0.755           |
| 000000110        | 000 | 0.270           | 000100111   | 020 | 0.430                       | 001000110 | 040 | 0.000           | 001100111         | 000 | 0.760           |
| 00000111         | 007 | 0.200           | 000100111   | 027 | 0.440                       | 001000111 | 047 | 0.000           | 00110100          | 068 | 0.765           |
| 000001000        | 000 | 0.200           | 000101000   | 020 | 0.440                       | 001001000 | 040 | 0.000           | 001101000         | 000 | 0.705           |
| 000001001        | 009 | 0.290           | 000101001   | 029 | 0.450                       | 001001001 | 049 | 0.010           | 001101001         | 009 | 0.770           |
| 000001010        | 00A | 0.295           | 00010101010 | 02A | 0.455                       | 001001010 | 04A | 0.615           | 001101010         | 06A | 0.775           |
| 000001011        | 008 | 0.300           | 000101011   | 02B | 0.460                       | 001001011 | 048 | 0.620           | 001101011         | 068 | 0.780           |
| 000001100        | 00C | 0.305           | 000101100   | 02C | 0.465                       | 001001100 | 04C | 0.625           | 001101100         | 06C | 0.785           |
| 000001101        | 00D | 0.310           | 000101101   | 02D | 0.470                       | 001001101 | 04D | 0.630           | 001101101         | 06D | 0.790           |
| 000001110        | 00E | 0.315           | 000101110   | 02E | 0.475                       | 001001110 | 04E | 0.635           | 001101110         | 06E | 0.795           |
| 000001111        | 00F | 0.320           | 000101111   | 02F | 0.480                       | 001001111 | 04F | 0.640           | 001101111         | 06F | 0.800           |
| 000010000        | 010 | 0.325           | 000110000   | 030 | 0.485                       | 001010000 | 050 | 0.645           | 001110000         | 070 | 0.805           |
| 000010001        | 011 | 0.330           | 000110001   | 031 | 0.490                       | 001010001 | 051 | 0.650           | 001110001         | 071 | 0.810           |
| 000010010        | 012 | 0.335           | 000110010   | 032 | 0.495                       | 001010010 | 052 | 0.655           | 001110010         | 072 | 0.815           |
| 000010011        | 013 | 0.340           | 000110011   | 033 | 0.500                       | 001010011 | 053 | 0.660           | 001110011         | 073 | 0.820           |
| 000010100        | 014 | 0.345           | 000110100   | 034 | 0.505                       | 001010100 | 054 | 0.665           | 001110100         | 074 | 0.825           |
| 000010101        | 015 | 0.350           | 000110101   | 035 | 0.510                       | 001010101 | 055 | 0.670           | 001110101         | 075 | 0.830           |
| 000010110        | 016 | 0.355           | 000110110   | 036 | 0.515                       | 001010110 | 056 | 0.675           | 001110110         | 076 | 0.835           |
| 000010111        | 017 | 0.360           | 000110111   | 037 | 0.520                       | 001010111 | 057 | 0.680           | 001110111         | 077 | 0.840           |
| 000011000        | 018 | 0.365           | 000111000   | 038 | 0.525                       | 001011000 | 058 | 0.685           | 001111000         | 078 | 0.845           |
| 000011001        | 019 | 0.370           | 000111001   | 039 | 0.530                       | 001011001 | 059 | 0.690           | 001111001         | 079 | 0.850           |
| 000011010        | 01A | 0.375           | 000111010   | 03A | 0.535                       | 001011010 | 05A | 0.695           | 001111010         | 07A | 0.855           |
| 000011011        | 01B | 0.380           | 000111011   | 03B | 0.540                       | 001011011 | 05B | 0.700           | 001111011         | 07B | 0.860           |
| 000011100        | 01C | 0.385           | 000111100   | 03C | 0.545                       | 001011100 | 05C | 0.705           | 001111100         | 07C | 0.865           |
| 000011101        | 01D | 0.390           | 000111101   | 03D | 0.550                       | 001011101 | 05D | 0.710           | 001111101         | 07D | 0.870           |
| 000011110        | 01E | 0.395           | 000111110   | 03E | 0.555                       | 001011110 | 05E | 0.715           | 001111110         | 07E | 0.875           |
| 000011111        | 01F | 0.400           | 000111111   | 03F | 0.560                       | 001011111 | 05F | 0.720           | 001111111         | 07F | 0.880           |
|                  |     |                 |             | •   |                             |           |     |                 |                   |     |                 |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### RICHTEK

| SVID[8    | :0] | Voltage | SVID[8:   | 0]  | Voltage | SVID[8:   | 0]  | Voltage | SVID[8:0] |     | Voltage   |
|-----------|-----|---------|-----------|-----|---------|-----------|-----|---------|-----------|-----|-----------|
| Binary    | Hex | (V)       |
| 010000000 | 080 | 0.885   | 010100000 | 0A0 | 1.045   | 011000000 | 0C0 | 1.205   | 011100000 | 0E0 | 1.365     |
| 010000001 | 081 | 0.890   | 010100001 | 0A1 | 1.050   | 011000001 | 0C1 | 1.210   | 011100001 | 0E1 | 1.370     |
| 010000010 | 082 | 0.895   | 010100010 | 0A2 | 1.055   | 011000010 | 0C2 | 1.215   | 011100010 | 0E2 | 1.375     |
| 010000011 | 083 | 0.900   | 010100011 | 0A3 | 1.060   | 011000011 | 0C3 | 1.220   | 011100011 | 0E3 | 1.380     |
| 010000100 | 084 | 0.905   | 010100100 | 0A4 | 1.065   | 011000100 | 0C4 | 1.225   | 011100100 | 0E4 | 1.385     |
| 010000101 | 085 | 0.910   | 010100101 | 0A5 | 1.070   | 011000101 | 0C5 | 1.230   | 011100101 | 0E5 | 1.390     |
| 010000110 | 086 | 0.915   | 010100110 | 0A6 | 1.075   | 011000110 | 0C6 | 1.235   | 011100110 | 0E6 | 1.395     |
| 010000111 | 087 | 0.920   | 010100111 | 0A7 | 1.080   | 011000111 | 0C7 | 1.240   | 011100111 | 0E7 | 1.400     |
| 010001000 | 088 | 0.925   | 010101000 | 0A8 | 1.085   | 011001000 | 0C8 | 1.245   | 011101000 | 0E8 | 1.405     |
| 010001001 | 089 | 0.930   | 010101001 | 0A9 | 1.090   | 011001001 | 0C9 | 1.250   | 011101001 | 0E9 | 1.410     |
| 010001010 | 08A | 0.935   | 010101010 | 0AA | 1.095   | 011001010 | 0CA | 1.255   | 011101010 | 0EA | 1.415     |
| 010001011 | 08B | 0.940   | 010101011 | 0AB | 1.100   | 011001011 | 0CB | 1.260   | 011101011 | 0EB | 1.420     |
| 010001100 | 08C | 0.945   | 010101100 | 0AC | 1.105   | 011001100 | 0CC | 1.265   | 011101100 | 0EC | 1.425     |
| 010001101 | 08D | 0.950   | 010101101 | 0AD | 1.110   | 011001101 | 0CD | 1.270   | 011101101 | 0ED | 1.430     |
| 010001110 | 08E | 0.955   | 010101110 | 0AE | 1.115   | 011001110 | 0CE | 1.275   | 011101110 | 0EE | 1.435     |
| 010001111 | 08F | 0.960   | 010101111 | 0AF | 1.120   | 011001111 | 0CF | 1.280   | 011101111 | 0EF | 1.440     |
| 010010000 | 090 | 0.965   | 010110000 | 0B0 | 1.125   | 011010000 | 0D0 | 1.285   | 011110000 | 0F0 | 1.445     |
| 010010001 | 091 | 0.970   | 010110001 | 0B1 | 1.130   | 011010001 | 0D1 | 1.290   | 011110001 | 0F1 | 1.450     |
| 010010010 | 092 | 0.975   | 010110010 | 0B2 | 1.135   | 011010010 | 0D2 | 1.295   | 011110010 | 0F2 | 1.455     |
| 010010011 | 093 | 0.980   | 010110011 | 0B3 | 1.140   | 011010011 | 0D3 | 1.300   | 011110011 | 0F3 | 1.460     |
| 010010100 | 094 | 0.985   | 010110100 | 0B4 | 1.145   | 011010100 | 0D4 | 1.305   | 011110100 | 0F4 | 1.465     |
| 010010101 | 095 | 0.990   | 010110101 | 0B5 | 1.150   | 011010101 | 0D5 | 1.310   | 011110101 | 0F5 | 1.470     |
| 010010110 | 096 | 0.995   | 010110110 | 0B6 | 1.155   | 011010110 | 0D6 | 1.315   | 011110110 | 0F6 | 1.475     |
| 010010111 | 097 | 1.000   | 010110111 | 0B7 | 1.160   | 011010111 | 0D7 | 1.320   | 011110111 | 0F7 | 1.480     |
| 010011000 | 098 | 1.005   | 010111000 | 0B8 | 1.165   | 011011000 | 0D8 | 1.325   | 011111000 | 0F8 | 1.485     |
| 010011001 | 099 | 1.010   | 010111001 | 0B9 | 1.170   | 011011001 | 0D9 | 1.330   | 011111001 | 0F9 | 1.490     |
| 010011010 | 09A | 1.015   | 010111010 | 0BA | 1.175   | 011011010 | 0DA | 1.335   | 011111010 | 0FA | 1.495     |
| 010011011 | 09B | 1.020   | 010111011 | 0BB | 1.180   | 011011011 | 0DB | 1.340   | 011111011 | 0FB | 1.500     |
| 010011100 | 09C | 1.025   | 010111100 | 0BC | 1.185   | 011011100 | 0DC | 1.345   | 011111100 | 0FC | 1.505     |
| 010011101 | 09D | 1.030   | 010111101 | 0BD | 1.190   | 011011101 | 0DD | 1.350   | 011111101 | 0FD | 1.510     |
| 010011110 | 09E | 1.035   | 010111110 | 0BE | 1.195   | 011011110 | 0DE | 1.355   | 011111110 | 0FE | 1.515     |
| 010011111 | 09F | 1.040   | 010111111 | 0BF | 1.200   | 011011111 | 0DF | 1.360   | 011111111 | 0FF | 1.520     |
|           |     |         | ·         |     |         |           |     | -       |           |     | Continued |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.
# RICHTEK

# **RT3674AE**

| Binary    | Hex | (V)       |
|-----------|-----|-------|-----------|-----|-------|-----------|-----|-------|-----------|-----|-----------|
| 100000000 | 100 | 1.525 | 100100000 | 120 | 1.685 | 101000000 | 140 | 1.845 | 101100000 | 160 | 2.005     |
| 100000001 | 101 | 1.530 | 100100001 | 121 | 1.690 | 101000001 | 141 | 1.850 | 101100001 | 161 | 2.010     |
| 100000010 | 102 | 1.535 | 100100010 | 122 | 1.695 | 101000010 | 142 | 1.855 | 101100010 | 162 | 2.015     |
| 100000011 | 103 | 1.540 | 100100011 | 123 | 1.700 | 101000011 | 143 | 1.860 | 101100011 | 163 | 2.020     |
| 100000100 | 104 | 1.545 | 100100100 | 124 | 1.705 | 101000100 | 144 | 1.865 | 101100100 | 164 | 2.025     |
| 100000101 | 105 | 1.550 | 100100101 | 125 | 1.710 | 101000101 | 145 | 1.870 | 101100101 | 165 | 2.030     |
| 100000110 | 106 | 1.555 | 100100110 | 126 | 1.715 | 101000110 | 146 | 1.875 | 101100110 | 166 | 2.035     |
| 100000111 | 107 | 1.560 | 100100111 | 127 | 1.720 | 101000111 | 147 | 1.880 | 101100111 | 167 | 2.040     |
| 100001000 | 108 | 1.565 | 100101000 | 128 | 1.725 | 101001000 | 148 | 1.885 | 101101000 | 168 | 2.045     |
| 100001001 | 109 | 1.570 | 100101001 | 129 | 1.730 | 101001001 | 149 | 1.890 | 101101001 | 169 | 2.050     |
| 100001010 | 10A | 1.575 | 100101010 | 12A | 1.735 | 101001010 | 14A | 1.895 | 101101010 | 16A | 2.055     |
| 100001011 | 10B | 1.580 | 100101011 | 12B | 1.740 | 101001011 | 14B | 1.900 | 101101011 | 16B | 2.060     |
| 100001100 | 10C | 1.585 | 100101100 | 12C | 1.745 | 101001100 | 14C | 1.905 | 101101100 | 16C | 2.065     |
| 100001101 | 10D | 1.590 | 100101101 | 12D | 1.750 | 101001101 | 14D | 1.910 | 101101101 | 16D | 2.070     |
| 100001110 | 10E | 1.595 | 100101110 | 12E | 1.755 | 101001110 | 14E | 1.915 | 101101110 | 16E | 2.075     |
| 100001111 | 10F | 1.600 | 100101111 | 12F | 1.760 | 101001111 | 14F | 1.920 | 101101111 | 16F | 2.080     |
| 100010000 | 110 | 1.605 | 100110000 | 130 | 1.765 | 101010000 | 150 | 1.925 | 101110000 | 170 | 2.085     |
| 100010001 | 111 | 1.610 | 100110001 | 131 | 1.770 | 101010001 | 151 | 1.930 | 101110001 | 171 | 2.090     |
| 100010010 | 112 | 1.615 | 100110010 | 132 | 1.775 | 101010010 | 152 | 1.935 | 101110010 | 172 | 2.095     |
| 100010011 | 113 | 1.620 | 100110011 | 133 | 1.780 | 101010011 | 153 | 1.940 | 101110011 | 173 | 2.100     |
| 100010100 | 114 | 1.625 | 100110100 | 134 | 1.785 | 101010100 | 154 | 1.945 | 101110100 | 174 | 2.105     |
| 100010101 | 115 | 1.630 | 100110101 | 135 | 1.790 | 101010101 | 155 | 1.950 | 101110101 | 175 | 2.110     |
| 100010110 | 116 | 1.635 | 100110110 | 136 | 1.795 | 101010110 | 156 | 1.955 | 101110110 | 176 | 2.115     |
| 100010111 | 117 | 1.640 | 100110111 | 137 | 1.800 | 101010111 | 157 | 1.960 | 101110111 | 177 | 2.120     |
| 100011000 | 118 | 1.645 | 100111000 | 138 | 1.805 | 101011000 | 158 | 1.965 | 101111000 | 178 | 2.125     |
| 100011001 | 119 | 1.650 | 100111001 | 139 | 1.810 | 101011001 | 159 | 1.970 | 101111001 | 179 | 2.130     |
| 100011010 | 11A | 1.655 | 100111010 | 13A | 1.815 | 101011010 | 15A | 1.975 | 101111010 | 17A | 2.135     |
| 100011011 | 11B | 1.660 | 100111011 | 13B | 1.820 | 101011011 | 15B | 1.980 | 101111011 | 17B | 2.140     |
| 100011100 | 11C | 1.665 | 100111100 | 13C | 1.825 | 101011100 | 15C | 1.985 | 101111100 | 17C | 2.145     |
| 100011101 | 11D | 1.670 | 100111101 | 13D | 1.830 | 101011101 | 15D | 1.990 | 101111101 | 17D | 2.150     |
| 100011110 | 11E | 1.675 | 100111110 | 13E | 1.835 | 101011110 | 15E | 1.995 | 101111110 | 17E | 2.155     |
| 100011111 | 11F | 1.680 | 100111111 | 13F | 1.840 | 101011111 | 15F | 2.000 | 101111111 | 17F | 2.160     |
|           |     |       |           | •   |       |           |     |       |           |     | Continued |

# **RT3674AE**

## RICHTEK

| Binary    | Hex | (V)   |
|-----------|-----|-------|-----------|-----|-------|-----------|-----|-------|-----------|-----|-------|
| 110000000 | 180 | 2.165 | 110100000 | 1A0 | 2.325 | 111000000 | 1C0 | 2.485 | 111100000 | 1E0 | 2.645 |
| 110000001 | 181 | 2.170 | 110100001 | 1A1 | 2.330 | 111000001 | 1C1 | 2.490 | 111100001 | 1E1 | 2.650 |
| 110000010 | 182 | 2.175 | 110100010 | 1A2 | 2.335 | 111000010 | 1C2 | 2.495 | 111100010 | 1E2 | 2.655 |
| 110000011 | 183 | 2.180 | 110100011 | 1A3 | 2.340 | 111000011 | 1C3 | 2.500 | 111100011 | 1E3 | 2.660 |
| 110000100 | 184 | 2.185 | 110100100 | 1A4 | 2.345 | 111000100 | 1C4 | 2.505 | 111100100 | 1E4 | 2.665 |
| 110000101 | 185 | 2.190 | 110100101 | 1A5 | 2.350 | 111000101 | 1C5 | 2.510 | 111100101 | 1E5 | 2.670 |
| 110000110 | 186 | 2.195 | 110100110 | 1A6 | 2.355 | 111000110 | 1C6 | 2.515 | 111100110 | 1E6 | 2.675 |
| 110000111 | 187 | 2.200 | 110100111 | 1A7 | 2.360 | 111000111 | 1C7 | 2.520 | 111100111 | 1E7 | 2.680 |
| 110001000 | 188 | 2.205 | 110101000 | 1A8 | 2.365 | 111001000 | 1C8 | 2.525 | 111101000 | 1E8 | 2.685 |
| 110001001 | 189 | 2.210 | 110101001 | 1A9 | 2.370 | 111001001 | 1C9 | 2.530 | 111101001 | 1E9 | 2.690 |
| 110001010 | 18A | 2.215 | 110101010 | 1AA | 2.375 | 111001010 | 1CA | 2.535 | 111101010 | 1EA | 2.695 |
| 110001011 | 18B | 2.220 | 110101011 | 1AB | 2.380 | 111001011 | 1CB | 2.540 | 111101011 | 1EB | 2.700 |
| 110001100 | 18C | 2.225 | 110101100 | 1AC | 2.385 | 111001100 | 1CC | 2.545 | 111101100 | 1EC | 2.705 |
| 110001101 | 18D | 2.230 | 110101101 | 1AD | 2.390 | 111001101 | 1CD | 2.550 | 111101101 | 1ED | 2.710 |
| 110001110 | 18E | 2.235 | 110101110 | 1AE | 2.395 | 111001110 | 1CE | 2.555 | 111101110 | 1EE | 2.715 |
| 110001111 | 18F | 2.240 | 110101111 | 1AF | 2.400 | 111001111 | 1CF | 2.560 | 111101111 | 1EF | 2.720 |
| 110010000 | 190 | 2.245 | 110110000 | 1B0 | 2.405 | 111010000 | 1D0 | 2.565 | 111110000 | 1F0 | 2.725 |
| 110010001 | 191 | 2.250 | 110110001 | 1B1 | 2.410 | 111010001 | 1D1 | 2.570 | 111110001 | 1F1 | 2.730 |
| 110010010 | 192 | 2.255 | 110110010 | 1B2 | 2.415 | 111010010 | 1D2 | 2.575 | 111110010 | 1F2 | 2.735 |
| 110010011 | 193 | 2.260 | 110110011 | 1B3 | 2.420 | 111010011 | 1D3 | 2.580 | 111110011 | 1F3 | 2.740 |
| 110010100 | 194 | 2.265 | 110110100 | 1B4 | 2.425 | 111010100 | 1D4 | 2.585 | 111110100 | 1F4 | 2.745 |
| 110010101 | 195 | 2.270 | 110110101 | 1B5 | 2.430 | 111010101 | 1D5 | 2.590 | 111110101 | 1F5 | 2.750 |
| 110010110 | 196 | 2.275 | 110110110 | 1B6 | 2.435 | 111010110 | 1D6 | 2.595 | 111110110 | 1F6 | 2.755 |
| 110010111 | 197 | 2.280 | 110110111 | 1B7 | 2.440 | 111010111 | 1D7 | 2.600 | 111110111 | 1F7 | 2.760 |
| 110011000 | 198 | 2.285 | 110111000 | 1B8 | 2.445 | 111011000 | 1D8 | 2.605 | 111111000 | 1F8 | 2.765 |
| 110011001 | 199 | 2.290 | 110111001 | 1B9 | 2.450 | 111011001 | 1D9 | 2.610 | 111111001 | 1F9 | 2.770 |
| 110011010 | 19A | 2.295 | 110111010 | 1BA | 2.455 | 111011010 | 1DA | 2.615 | 111111010 | 1FA | 2.775 |
| 110011011 | 19B | 2.300 | 110111011 | 1BB | 2.460 | 111011011 | 1DB | 2.620 | 111111011 | 1FB | 2.780 |
| 110011100 | 19C | 2.305 | 110111100 | 1BC | 2.465 | 111011100 | 1DC | 2.625 | 111111100 | 1FC | 2.785 |
| 110011101 | 19D | 2.310 | 110111101 | 1BD | 2.470 | 111011101 | 1DD | 2.630 | 111111101 | 1FD | 2.790 |
| 110011110 | 19E | 2.315 | 110111110 | 1BE | 2.475 | 111011110 | 1DE | 2.635 | 111111110 | 1FE | 2.795 |
| 110011111 | 19F | 2.320 | 110111111 | 1BF | 2.480 | 111011111 | 1DF | 2.640 | 111111111 | 1FF | 2.800 |

# RICHTEK

# **RT3674AE**

### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

### $PD(MAX) = (TJ(MAX) - TA)/\theta JA$

where  $T_{J(MAX)}$  is the maximum junction temperature, TA is the ambient temperature, and  $\theta_{JA}$  is the junction-toambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-

ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-60L 7x7 package, the thermal resistance,  $\theta_{JA}$ , is 25.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C)/(25.5^{\circ}C/W) = 3.92W$  for a WQFN-60L 7x7 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J}(MAX)$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 37 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 37. Derating Curve of Maximum Power Dissipation

# **RT3674AE**



## **Outline Dimension**



Pin #1 ID and Tie Bar Mark Options

# Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Cumb al | Dimensions I | n Millimeters | <b>Dimensions In Inches</b> |       |  |  |
|---------|--------------|---------------|-----------------------------|-------|--|--|
| Symbol  | Min.         | Max.          | Min.                        | Max.  |  |  |
| A       | 0.700        | 0.800         | 0.028                       | 0.031 |  |  |
| A1      | 0.000        | 0.050         | 0.000                       | 0.002 |  |  |
| A3      | 0.175        | 0.250         | 0.007                       | 0.010 |  |  |
| b       | 0.150        | 0.250         | 0.006                       | 0.010 |  |  |
| D       | 6.900        | 7.100         | 0.272                       | 0.280 |  |  |
| D2      | 5.650        | 5.750         | 0.222                       | 0.226 |  |  |
| E       | 6.900        | 7.100         | 0.272                       | 0.280 |  |  |
| E2      | 5.650        | 5.750         | 0.222                       | 0.226 |  |  |
| е       | 0.4          | 00            | 0.016                       |       |  |  |
| L       | 0.350        | 0.450         | 0.014                       | 0.018 |  |  |
| Н       | 0.250        | 0.350         | 0.010                       | 0.014 |  |  |

W-Type 60L QFN 7x7 Package

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



## **Footprint Information**



| Daakaga          | Number<br>of Pin | Footprint Dimension (mm) |      |      |      |      |      |      |      |      | Talaranaa |
|------------------|------------------|--------------------------|------|------|------|------|------|------|------|------|-----------|
| Раскауе          |                  | Р                        | Ax   | Ау   | Bx   | Ву   | С    | D    | Sx   | Sy   | Tolerance |
| V/W/U/XQFN7*7-60 | 60               | 0.40                     | 7.80 | 7.80 | 6.10 | 6.10 | 0.85 | 0.20 | 5.70 | 5.70 | ±0.05     |



## **Packing Information**

### **Tape and Reel Data**



| Package        | Tape Size | Pocket Pitch | Reel Size (A) |      | Units    | Trailer | Leader | Reel Width (W2) |  |
|----------------|-----------|--------------|---------------|------|----------|---------|--------|-----------------|--|
| Туре           | (W1) (mm) | (P) (mm)     | (mm)          | (in) | per Reel | (mm)    | (mm)   | Min./Max. (mm)  |  |
| QFN/DFN<br>7x7 | 16        | 12           | 330           | 13   | 2,500    | 160     | 600    | 16.4/18.4       |  |



C, D and K are determined by component size. The clearance between the components and the cavity is as follows: - For 16mm carrier tape: 1.0mm max.

| Tape Size | W1     | Р      |        | В      |        | F     |       | ØJ    |       | н     |
|-----------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|
|           | Max.   | Min.   | Max.   | Min.   | Max.   | Min.  | Max.  | Min.  | Max.  | Max.  |
| 16mm      | 16.3mm | 11.9mm | 12.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com





### Tape and Reel Packing

| Step | Photo/Description                      | Step | Photo/Description                 |
|------|----------------------------------------|------|-----------------------------------|
| 1    | Reel 13"                               | 4    | 1 reel per inner box <b>Box G</b> |
| 2    | HIC & Desiccant (2 Unit) inside        | 5    | 6 inner boxes per outer box       |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A                |

| Container       | R    | leel  |       | Box        |       |       | Carton   |            |       |        |
|-----------------|------|-------|-------|------------|-------|-------|----------|------------|-------|--------|
| Package         | Size | Units | Item  | Weight(kg) | Reels | Units | Item     | Weight(kg) | Boxes | Units  |
| QFN and DFN 7x7 | 13"  | 2,500 | Box G | 1.11       | 1     | 2,500 | Carton A | 7.4        | 6     | 15,000 |





### Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                       | Reel                               | Cover tape                         | Carrier tape                       | Tube                               | Protection Band                    |
|-----------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| $\Omega/cm^2$         | 10 <sup>4</sup> ~ 10 <sup>11</sup> |

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

www.richtek.com



# **RT3674AE**

### **Datasheet Revision History**

| Version | Date     | Description | Item                                                                                                                                          |
|---------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 03      | 2023/7/6 | Modify      | General Description on P1<br>Features on P1<br>Ordering Information on P2<br>Application Information on P22, P24, P35, P38, P104, P105, P106, |
|         |          |             | P107, P108, P109                                                                                                                              |