### **Audio Amplifier with IV Sense**

### **General Description**

The RT5512B is a boosted class-D amplifier with V/I sensing. A built-in DC-DC step-up converter is used to provide efficient power for class-D amplifier with multi-level class-H operation. The digital audio interface supports I<sup>2</sup>S, left-justified, right-justified and TDM format for audio in with a data out used for chip information like voltage sense and current sense, which are able to be monitored via DATAO pin through proper register setting.

### Applications

• Smart Phone, Tablet

### **Ordering Information**

RT5512B

Package Type WSC : WL-CSP-36B 2.57x2.57 (BSC)

Note :

Richtek products are :

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ► Suitable for use in SnPb or Pb-free soldering processes.

### Marking Information

26 YM DNN

26 : Product Code YMDNN : Date Code

### Features

- Class-D Speaker AMP
  - ► 7W Output Power @ 12V, 8Ω load, THD+N < 1%</p>
  - 0 to 23dB Analog Gain
  - ▶ 10µV Output Noise @ 18dB Gain
  - Add DRE to Reduce Output Noise
  - ► Min. RL = 3.2Ω, Max. RL = 38Ω
- Boost Converter
  - Adaptive Boost for Speaker, Boost from Battery Supply Up to Programmed Voltage, Max. 12.5V
  - Switching Frequency 2MHz
  - Accurate Input Current Limit
  - ▶ Analog Part : Feedback ADC, Current Sense, Slope Compensation
  - ▶ Digital Part : Voltage Loop and End-Point **Prediction in Boost Mode**
- V/I Sensing
- Digital
  - Digital Audio Interface Support I<sup>2</sup>S. Left-Justified, Right-Justified, TDM
  - Flexible Interrupt Controller
  - Clip Control (Battery Safeguard) to Prevent Drawing Larger Current from Battery when Low VBAT
  - Volume Control
- RoHS Compliant and Halogen Free

### **Simplified Application Circuit**



1



### **Pin Configuration**

(TOP VIEW)

| (A1)   | A2    | (A3)  | (A4) | A5    | (A6)  |
|--------|-------|-------|------|-------|-------|
| RST    | BCK   | FS    | SCL  | SDA   | VREF  |
| (B1)   | (B2)  | (B3)  | (B4) | (B5)  | (B6)  |
| DATAO  | DATAI | ADS2  | ADS1 | INT   | VDDD  |
| (C1)   | (C2)  | C3    | C4   | C5    | (C6)  |
| VBATCP | VBAT  | VSNSN | GREG | VSNSP | VSNSP |
| (D1)   | (D2)  | (D3)  | (D4) | (D5)  | (D6)  |
| GNDB   | GNDB  | GNDB  | GNDD | GNDP  | GNDP  |
| (E1)   | (E2)  | (E3)  | (E4) | (E5)  | (E6)  |
| INB    | INB   | INB   | GNDD | OUTP  | OUTN  |
| (F1)   | (F2)  | (F3)  | (F4) | (F5)  | (F6)  |
| VBST   | VBST  | VBST  | VDDP | VDDP  | VDDP  |

WL-CSP-36B 2.57x2.57 (BSC)

### **Functional Pin Description**

| Pin No. | Pin Name | Туре | Pin Function                                                                                                                                                                                                  |  |  |
|---------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A1      | RST      | I    | Hardware reset input, low active. Normally keep high level, go low level for hardware reset.                                                                                                                  |  |  |
| A2      | BCK      | I    | I <sup>2</sup> S interface bit clock data input.                                                                                                                                                              |  |  |
| A3      | FS       | I    | I <sup>2</sup> S interface word select data input.                                                                                                                                                            |  |  |
| A4      | SCL      | I    | ${\sf I}^2{\sf C}$ interface clock input, open drain structure. An external pull-up resistor 4.7k $\Omega$ is required.                                                                                       |  |  |
| A5      | SDA      | I/O  | $I^2C$ interface data input, open drain structure. An external pull-up resistor 4.7 $k\Omega$ is required.                                                                                                    |  |  |
| A6      | VREF     | I/O  | Reference voltage output. An external capacitor $1\mu F$ is required.                                                                                                                                         |  |  |
| B1      | DATAO    | 0    | I <sup>2</sup> S interface digital audio data output.                                                                                                                                                         |  |  |
| B2      | DATAI    | I    | I <sup>2</sup> S interface digital audio data input.                                                                                                                                                          |  |  |
| В3      | ADS2     | I    | Address select input 2, the RT5512B will latch the level of ADS2 once 768 $\mu$ s after the edge of RST pin goes from high to low or after I <sup>2</sup> C write software reset for address select function. |  |  |
| B4      | ADS1     | I    | Address select input 1.                                                                                                                                                                                       |  |  |
| B5      | INT      | 0    | Interrupt output, this pin is open-drain output.                                                                                                                                                              |  |  |
| B6      | VDDD     | Р    | Digital / analog supply voltage. An external capacitor $1\mu F$ is required.                                                                                                                                  |  |  |
| C1      | VBATCP   | Р    | Battery supply voltage for charge pump.                                                                                                                                                                       |  |  |
| C2      | VBAT     | Ρ    | Battery supply voltage. Connect 3V to 5.5V battery supply. An external capacitor $1\mu F$ is required.                                                                                                        |  |  |
| C3      | VSNSN    | I    | Voltage sense negative input.                                                                                                                                                                                 |  |  |
| C4      | GREG     | Р    | Gate driver supply voltage.                                                                                                                                                                                   |  |  |

| Pin No.    | Pin Name | Туре | Pin Function                                                                                          |  |  |
|------------|----------|------|-------------------------------------------------------------------------------------------------------|--|--|
| C5, C6     | VSNSP    | I    | Voltage sense positive input.                                                                         |  |  |
| D1, D2, D3 | GNDB     | G    | Boost converter ground.                                                                               |  |  |
| D4, E4     | GNDD     | G    | Digital ground.                                                                                       |  |  |
| D5, D6     | GNDP     | G    | Ground for class-D amplifier.                                                                         |  |  |
| E1, E2, E3 | INB      | Р    | Boost converter switch input node.                                                                    |  |  |
| E5         | OUTP     | 0    | Class-D non-inverting output.                                                                         |  |  |
| E6         | OUTN     | 0    | Class-D inverting output.                                                                             |  |  |
| F1, F2, F3 | VBST     | Р    | Boost converter output voltage.                                                                       |  |  |
| F4, F5, F6 | VDDP     | Р    | Class-D supply voltage. Voltage is provided by VBST pin. An external capacitor $30\mu$ F is required. |  |  |

### **Functional Block Diagram**



### Operation

### **Class-D Audio Amplifier**

The RT5512B is a 12V boosted class-D audio amplifier capable of delivering up to 7Wrms output power into an  $8\Omega$  speaker at a supply voltage of 3.8V. The audio amplifier features low noise (10µVrms). Signal gains are configurable through analog (IDAC\_GAIN\_SEL[4:0] 0 to 23dB, 1dB/step) and digital (VOLUME[7:0] 12 to -115.5dB, -0.5dB/step) circuits. Over-current protection with threshold of 3A is also implemented in the high efficiency bridge-tied-load (BTL) devices to provide additional protection alongside the current limit of boost converter. The 3-level PWM scheme supports filter-less speaker drive.

### PLL

The on-chip PLL generates the 24.576MHz clock as the internal operating clock source. The PLL uses the BCK of I<sup>2</sup>S interface as the reference clock and the programmability of the PLL allows the support of various sample rate of audio data, like 8k / 11.025k / 12k / 16k / 22.05k / 24k / 32k / 44.1k / 48k / 88.2k / 96kHz. Combining PLL\_N\_I and PLL\_N\_F forms an unsigned number in u13.16 format, which specifies the ratio of 24.576MHz clock over the reference clock, BCK.

PLL\_CLK = BCK × (PLL\_N\_I + 
$$\frac{PLL_N_F}{2^{16}}$$
)  
BCK + X (PLL\_N\_I.PLL\_N\_F) + PLL\_CLK = 24.576MHz

### **Over-Voltage Protection**

The over-voltage (OV) protection can detect the over voltage fault on charge pump. The fault on the charge pump which cause VDDP in the range of 15.3V to 16.1V triggers the OV flag to the digital control system and disable the analog blocks by 200ms. After 200ms cooling time, the OV protection detects the voltage again to determinate if the OV event is finished.

### **Over-Current Protection**

4

The over-current protection can detect the over-current

fault on class-D. The fault on the class-D which causes a large current over 3A triggers the OC flag to the digital control system and disables the analog blocks by 200ms. After 200ms cooling time, the OC protection detects the current again to determinate if the OC event is finished.

#### **Under-Voltage Protection**

The under voltage protection can detect the under voltage fault on power supply VBAT. The UV flag is triggered when VBAT is lower than 2.3V, then digital control system disables the analog blocks by 200ms. After 200ms cooling time, the UV protection detects the voltage again to determinate if the UV event is finished.

### **Over-Temperature Protection**

The over-temperature protection can detect the over-temperature fault on the chip. The OT protection is triggered when temperature sensed by Temp sense is higher than 160°C then the digital control system disables the analog blocks by 200ms. After 200ms cooling time, the OT protection detects the temperature again to determinate if the OT event is finished with the hysteresis threshold 130°C.

### VBAT Sense

The VBAT sense monitors the battery voltage between the range from 2V to 6.375V with 10-bit resolution, the output is shown in the register "0x48 VBAT" with the equation battery voltage (V) = VBAT code (DEC) / 160.

### Temp. Sensing

Temperature sense monitors the temperature of the chip with the range between  $-40^{\circ}$ C to  $175^{\circ}$ C with 9 -bit resolution, the output is shown in the register 0x47 "VPTAT" with the equation code (DEC) = temperature (K) = temperature (°C) + 273.

### **Charge Pump**

In order for the class-D amplifier to operate normally, the RT5512B has a charge pump inside. It would provide one high voltage source for class-D amplifier. Charge pump need an external capacitor around 10nF to stabilize the output voltage.

### Absolute Maximum Ratings (Note 1)

| VBST, VDDP                                            | –0.3 to 17V            |
|-------------------------------------------------------|------------------------|
| OUTP, OUTN, VSNSN, VSNSP, INB                         | –0.3V to 17V           |
| VBAT, VBATCP                                          | –0.3V to 6V            |
| • VDDD, VREF                                          | –0.3V to 2.5V          |
| • FS, BCK, DATAI, DATAO, ADS1, ADS2, RST              | -0.3V to (VDDD + 0.3V) |
| • SCL, SDA, INT                                       | –0.3V to 6V            |
| • GREG                                                | –0.3V to 22V           |
| <ul> <li>Power Dissipation, PD @ TA = 25°C</li> </ul> |                        |
| WL-CSP-36B 2.57x2.57 (BSC)                            | 3.08W                  |
| Package Thermal Resistance (Note 2)                   |                        |
| WL-CSP-36B 2.57x2.57 (BSC), θJA                       | 32.4°C/W               |
| Lead Temperature (Soldering, 10 sec.)                 | 260°C                  |
| Junction Temperature                                  | 150°C                  |
| Storage Temperature Range                             | –65°C to 150°C         |
| • ESD Susceptibility (Note 3)                         |                        |
| HBM (Human Body Model)                                | 2kV                    |
|                                                       |                        |

### Recommended Operating Conditions (Note 4)

| • | Ambient Temperature Range  | –40°C to 85 | °C  |
|---|----------------------------|-------------|-----|
| • | Junction Temperature Range | –40°C to 12 | 5°C |

### **Electrical Characteristics**

(Test condition : VBAT = VINB = 3.8V, VDDD = 1.8V, T<sub>A</sub> = 25°C, load =  $8\Omega$  +  $22\mu$ H, unless otherwise specified.)

| Parameter                                           | Symbol Test Condition |                            | Min  | Тур | Max  | Unit       |
|-----------------------------------------------------|-----------------------|----------------------------|------|-----|------|------------|
| System                                              |                       |                            |      |     |      |            |
| Digital Supply Voltage                              | VDDD                  |                            | 1.71 | 1.8 | 1.98 | V          |
| Battery Supply Voltage                              | VBAT                  |                            | 3.0  | 3.8 | 5.5  | V          |
| lq, Boost in Battery Mode<br>DRE Mode, Reduced Bias | IQ_VBAT               | VBAT and INB               | -    | 6   | -    | mA         |
|                                                     | IQ_VDDD               | Analog part (VDDD = 1.8V)  |      | 5   |      | <b>س</b> ۸ |
| (Note 5)                                            |                       | Digital part (VDDD = 1.8V) |      | 6.2 |      | ШA         |
| ISD on VBAT                                         | ISD_VBAT              | VBAT = 3.8V, VDDD = 1.8V   |      |     | 1    | μA         |
| ISD on VDDD                                         | ISD_VDDD              | VBAT = 3.8V, VDDD = 1.8V   |      | 4   | 20   | μA         |
| ILEAK in Shipping Mode                              | ILEAK                 | VBAT = 4.2V, VDDD = 0V     |      |     | 1    | μA         |





| Parameter                       | Symbol     | Test Condition                                                    | Min  | Тур  | Max  | Unit   |  |
|---------------------------------|------------|-------------------------------------------------------------------|------|------|------|--------|--|
|                                 |            | Po = 0.5W, including DC to<br>DC converter, 1kHz audio<br>signal  |      | 84   |      |        |  |
| Sustan Efficiency               |            | Po = 1W, including DC to DC converter, 1kHz audio signal          |      | 86   |      | %      |  |
|                                 | η          | Po = 0.5W, including DC to<br>DC converter, 100Hz audio<br>signal |      | 85   |      | %      |  |
|                                 |            | Po = 1W, including DC to DC converter, 100Hz audio signal         |      | 87   |      |        |  |
|                                 |            | VDDP rising                                                       | 15.3 |      | 16.1 | V      |  |
| VDDP OVP                        | OVPVDDP    | Hysteresis (falling)                                              | 0.5  |      | 1.5  | V      |  |
|                                 | OTD        | Temperature rising                                                | 150  | 160  | 170  | •      |  |
| Over-Temperature Protection     | OIP        | Hysteresis (falling)                                              |      | 30   |      | Ĵ      |  |
|                                 |            | VBAT falling                                                      | 2.1  | 2.3  | 2.4  |        |  |
| Under-Voltage Protection        | UVP        | Hysteresis (rising)                                               |      | 0.15 |      | V      |  |
| Boost                           | L          | I                                                                 |      |      |      |        |  |
| Boost Output Voltage            | VBST       |                                                                   |      | 12   | 12.5 | V      |  |
| VBST Accuracy                   | ∆VBST      |                                                                   | -0.1 |      | 0.1  | V      |  |
| Boost Voltage Step              |            | Adjustable by register                                            |      | 0.1  |      | V      |  |
|                                 |            | CCM and DCM                                                       |      | 2    |      | MHz    |  |
| Boost Switching Frequency       | fsw        | PSM                                                               | 50   |      |      | kHz    |  |
| Inductor Current Limit          | llim       | Programmable by I <sup>2</sup> C                                  | 4    |      | 7    | А      |  |
| Inductor Current Limit Accuracy |            | l <sub>lim</sub> = 6A                                             | -10  |      | 10   | %      |  |
| Class-D                         | L          | I                                                                 |      |      |      |        |  |
| Maximum Output Power            | Po         | 1kHz, VDDP = 12V, 8 $\Omega$ load, 1% THD+N                       | 7    |      |      | \\/    |  |
|                                 | PO         | 1kHz, VDDP = 12V, 32Ω load,<br>1% THD+N                           | 1.7  |      |      | vv     |  |
| Full-Scale Output Voltage       |            | Gain = 0dB                                                        | 0.95 | 1    | 1.05 | Vrma   |  |
|                                 |            | Gain = 18dB                                                       | 7.6  | 8    | 8.4  | VIIIIS |  |
|                                 | Gain range |                                                                   | 0    |      | 23   | dB     |  |
| Output Gain                     | Gain step  |                                                                   |      | 1    |      | dB     |  |
|                                 | Gain error |                                                                   |      |      | 0.5  | dB     |  |
| Output Offset Voltage           | Vos        | Gain = 18dB, A-weighting                                          |      | 1    | 3    | mV     |  |
| Output Noise                    | Vn         | Class-D gain = 18dB,<br>A-weighting                               |      | 10   |      |        |  |
|                                 |            | In DRE mode, class-D gain =<br>0 to 23dB, A-weighting             |      | 10   |      | μν     |  |
| Signal to Noise Ratio           | SNR        | VDDP = 12V, THD+N < 1%,<br>A-weighting                            |      | 117  |      | dB     |  |
| Dynamic Range                   | DR         | –60dBFS, 1kHz signal                                              | 110  |      |      | dB     |  |

## **RT5512B**

| Parameter                            | Symbol   | Test Condition                                                                   | Min | Тур | Max  | Unit |
|--------------------------------------|----------|----------------------------------------------------------------------------------|-----|-----|------|------|
| Total Harmonic Distortion +          |          | 1kHz, Po = 0.5W, 8Ω load                                                         |     | -70 |      | d۲   |
| Noise                                | THD+N    | 1kHz, Po = 1W, 8 $\Omega$ load                                                   |     | -65 |      | aв   |
| Device Oversky Device the Detic      | PSRRVDDP | 217Hz, VDDP ripple =<br>200mVpp                                                  | 70  | 90  |      | dB   |
| Power Supply Rejection Ratio         | PSRRVBAT | 217Hz, VBAT ripple =<br>200mVpp                                                  | 70  | 90  |      | dB   |
| Class-D OCP                          |          |                                                                                  | 2.5 | 3   | 3.5  | Α    |
|                                      |          | Trigger level, configurable by I <sup>2</sup> C                                  | 0.5 | 1   | 2    | V    |
| Output DC Protection                 |          | Trigger time, configurable by I <sup>2</sup> C                                   | 100 | 500 | 1000 | ms   |
| Capacitive Load                      |          |                                                                                  |     |     | 1    | nF   |
| Current Sense                        |          |                                                                                  |     |     |      |      |
| Resolution                           |          |                                                                                  |     | 16  |      | Bits |
| Accuracy                             |          | 0.9A IPEAK, Freq = 20 to<br>20kHz                                                |     |     | ±1   | %    |
|                                      |          | f = 1kHz from 7.3mAp to<br>1.3Ap (-45dBFS to 0dBFS),<br>max. to min. gain        |     |     | ±2   | %    |
| Current Sense Gain Linearity         |          | f = 1kHz from 1.3mAp to<br>7.3mAp ( $-60$ dBFS to<br>-45dBFS), max. to min. gain |     |     | ±3   | %    |
| Signal to Noise Ratio                | SNR      |                                                                                  |     | 60  |      | dB   |
| Total Harmonic Distortion +<br>Noise | THD+N    | f = 1kHz, Po = 3W                                                                |     | -45 |      | dB   |
| Current Sense Full Scale             |          | peak current which will give full scale digital output                           | -3  |     | 3    | A    |
| Path Delay Difference                |          | Delay difference between V/I                                                     |     |     | 1    | μS   |
| Voltage Sense                        |          |                                                                                  |     |     |      |      |
| Resolution                           |          |                                                                                  |     | 16  |      | Bits |
| Accuracy                             |          | 12V peak voltage,<br>Freq = 20 to 20kHz                                          |     |     | ±1   | %    |
|                                      |          | f = 1kHz from 60mVp to<br>10.6Vp (-45dBFS to 0dBFS)                              |     |     | ±2   | %    |
| Voltage Sense Gain Linearity         |          | f = 1kHz from 10.6mVp to<br>60mVp (-60dBFS to<br>-45dBFS)                        |     |     | ±3   | %    |
| Signal to Noise Ratio                | SNR      | A-weighting                                                                      |     | 80  |      | dB   |
| Total Harmonic Distortion +<br>Noise | THD+N    | f = 1 kHz, Po = 3W                                                               |     | -65 |      | dB   |
| Voltage Sense Full Scale             |          |                                                                                  | -16 |     | 16   | V    |
| Path Delay Difference                |          | Delay difference between V/I                                                     |     |     | 1    | μS   |

| Parameter                                         | Symbol         | Test Condition | Min           | Тур   | Max           | Unit |
|---------------------------------------------------|----------------|----------------|---------------|-------|---------------|------|
| Battery Sense                                     |                |                |               |       |               |      |
| Resolution                                        |                |                |               | 10    |               | Bits |
| Voltage Resolution                                |                |                |               | 6.25  |               | mV   |
| Full Scale Input Voltage                          |                |                |               | 6.375 |               | V    |
| Accuracy                                          |                | VBAT = 3.8V    | -50           |       | 50            | mV   |
| I <sup>2</sup> C Interface Electrical Character   | eristics (Note | e 6)           |               |       |               |      |
| SDA SCI Input Threshold                           | VIH            |                | 0.7 x<br>VDDD |       |               | V    |
|                                                   | VIL            |                |               |       | 0.3 x<br>VDDD | v    |
| Pull-Down Current                                 | IFO2           |                |               | 2     |               | μA   |
| Digital Output Low (SDA)                          | Vol            | IPULLUP = 3mA  |               |       | 0.4           | V    |
| Clock Operating Frequency                         | fscl           |                |               |       | 400           | kHz  |
| Bus Free Time Between Stop<br>and Start Condition | tBUF           |                | 1.3           |       |               | μs   |
| Hold Time After (Repeated)<br>Start Condition     | thd,sta        |                | 0.6           |       |               | μS   |
| Repeated Start Condition Setup<br>Time            | tsu,sta        |                | 0.6           |       |               | μs   |
| Stop Condition Time                               | tsu,std        |                | 0.6           |       |               | μS   |
| Data Hold Time                                    | thd,dat (out)  |                | 225           |       |               | ns   |
| Input Data Hold Time                              | thd,dat (in)   |                | 0             |       | 900           | ns   |
| Data Setup Time                                   | tsu,dat        |                | 100           |       |               | ns   |
| Clock Low Period                                  | tLOW           |                | 1.3           |       |               | μS   |
| Clock High Period                                 | tнigн          |                | 0.6           |       |               | μS   |
| Clock Data Fall Time                              | tF             |                | 20            |       | 300           | ns   |
| Clock Data Rise Time                              | tR             |                | 20            |       | 300           | ns   |
| Spike Suppression Time                            | tSP            |                |               |       | 50            | ns   |
| I <sup>2</sup> S Interface Electrical Characte    | eristics (Note | 9 6)           |               |       |               |      |
| High-Level Input Voltage                          | Viн            |                | 0.7 x<br>VDDD |       |               | V    |
| Low-Level Input Voltage                           | VIL            |                |               |       | 0.3 x<br>VDDD | V    |
| Setup Time, FS to BCK Rising<br>Edge              | tsu1           |                | 10            |       |               | ns   |
| Hold Time, FS from BCK Rising<br>Edge             | th1            |                | 10            |       |               | ns   |
| Setup Time, DATAI to BCK<br>Rising Edge           | tsu2           |                | 10            |       |               | ns   |
| Hold Time, DATAI from BCK<br>Rising Edge          | th2            |                | 10            |       |               | ns   |
| Rise/fall Time for BCK/LRCLK                      | tr             |                |               |       | 8             | ns   |

Copyright © 2022 Richtek Technology Corporation. All rights reserved.

- **Note 1.** Continuously stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.
- Note 3. Devices are ESD sensitive. Handling precautions are recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5. Quiescent, or ground current, is the difference between input and output currents. It is defined by  $I_Q = I_{IN} I_{OUT}$  under no load condition ( $I_{OUT} = 0$ mA). The total current drawn from the supply is the sum of the load current plus the ground pin current.
- Note 6. Guaranteed by design.

### **Typical Application Circuit**



**Table 1. Recommended Components Information** 

| Reference              | Part Number        | Description           | Package             | Manufacturer |
|------------------------|--------------------|-----------------------|---------------------|--------------|
| Сілв                   | GRM155R61A106ME11D | 10μF, 10V, X5R        | 0402                | murata       |
| CVREF, CVBAT,<br>CVDDD | GRM033R60J105MEA2D | 1μF, 6.3V, X5R        | 1μF, 6.3V, X5R 0201 |              |
| CGREG                  | GRM155R71H103KA88  | 10nF, 50V, X7R        | 0402                | murata       |
| CVBST                  | GRM188R61E106MA73D | 10μF, 25V, X5R, 3pcs  | 0603                | murata       |
| LBST                   | CIGT252010TM1R0MLE | 1μH, 5.5A, 23mΩ, ±20% | 2.5x2x1mm           | Samsung      |
| Rint                   | RTT02472JTH        | 1/16W, 5%, 4.7kΩ      | 0402                | RALEC        |
| Bead1, Bead2           | LQW15CN77NJ10D     | 77nH, 5%, 1.1A, 90mΩ, | 0402                | murata       |
| Cap1, Cap2             | GRM1555C1H151JA01  | 150pF, 50V, C0G       | 0402                | murata       |

### **Typical Operating Characteristics**

RICHTEK















Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation







Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

www.richtek.com



RICHTEK







VSENSE THD+N vs. Frequency





Copyright © 2022 Richtek Technology Corporation. All rights reserved.

### I<sup>2</sup>C Interface

### **Device Addressing**

The RT5512B supports  $I^2C$  control interface. The default device address is accessed via pin ADS1 and ADS2, see Table 2. Address selection via pins ADS1 and ADS2 four separate address are supported for stereo mode application. The levels on pins ADS1 and ADS2 determine the values of bits 1 and 2, respectively. The generic address is independent of pins ADS1 and ADS2. Note that the RT5512B always monitors the level of ADS1 to change its  $I^2C$  ID, but the RT5512B will latch the level of ADS2 once 768µs after the edge of RST pin goes from low to high or after  $I^2C$  write software reset.

| ADS2 Pin (V) | ADS1 Pin (V) | Address        | Function (bit 0)    |
|--------------|--------------|----------------|---------------------|
| 0            | 0            | 1011100x (5CH) | 0 : write, 1 : read |
| 0            | VDDD         | 1011101x (5DH) | 0 : write, 1 : read |
| VDDD         | 0            | 1011110x (5EH) | 0 : write, 1 : read |
| VDDD         | VDDD         | 1011111x (5FH) | 0 : write, 1 : read |

| Table 2. Address | Selection Via | Pins ADS1 | and ADS2 |
|------------------|---------------|-----------|----------|
|                  |               |           |          |

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 = LSB |
|-------|-------|-------|-------|-------|-------|-------|-------------|
| 1     | 0     | 1     | 1     | 1     | ADS2  | ADS1  | Bit 0 = LSB |

I<sup>2</sup>C bus wiring is very simple. Only two signal lines SDA (Serial Data Line, Data or address signal) and SCL (Serial Clock Line, Clock signal) are used to perform serial communication between integrated circuits in the system.

The corresponding  $I^2C$  communication pins in the RT5512B are SDA and SCL.

Typical I<sup>2</sup>C format is (Start)-[Slave Address]-[Register Address]-[Data]-(Stop). After writing the slave address first, it needs to be written again to specify the register address for reading and writing. The start and stop conditions of I<sup>2</sup>C are determined by the SDA transition state, while SCL is at logic high level. When SCL is high, the SDA transition from high to low is Start condition. Otherwise, SDA transition from low to high is Stop condition. The I<sup>2</sup>C Bus protocol stipulates that in addition to the start signal and the stop signal, all signal transmissions are fixed in groups of 8 bits (1 Byte), and the MSB is sent first. After each group (8 bits) signal is sent, the sender needs to read an ACK bit (acknowledged) that the receiver responds. ACK low indicates that the data has been received. ACK is an important basis for judging whether the communication between Master/Slave is normal. For valid I<sup>2</sup>C data read or write, SDA must keep the signal stable and can't change state when SCL is high in order to correctly read (latch) the data. SDA only allows transitions when SCL is low level.

The serial interface also supports single-byte and multiple-byte read/write function. Please refer to the next paragraph for the RT5512B Read/Write function description.





Figure 1. Typical I<sup>2</sup>C Format

#### **Read and Write Function**

The RT5512B single-byte data-read function format is shown in Figure 2.

Data transfer is initiated when the master device transmits a start condition: SDA is pulled low while SCL stays high, followed by the slave address. The data is sampled when SCL rises for the first bit. The read/write bit is set to 0 to declare the RT5512B address byte to be read. After slave device address and the read/write bit, the RT5512B device responds an acknowledge bit. In second step, the master device sends the RT5512B internal memory address to be read and the RT5512B responds with an acknowledge bit. Then the master device sends start condition again followed by setting the RT5512B device address and read/write bit to 1, and the RT5512B device responds an acknowledge bit. (Setting the read/write bit to 1 represents read internal memory address data.)

The RT5512B sends out data from the register to read. After receiving register data, the master device replies no-acknowledge bit (SDA go high) to indicate that it has not continued to read the data. Then master device sends stop condition (when SDA is pulled high while SCL is high) to complete the single-byte data reading function.

About read multiple data byte, the format is the same as reading a single data byte, and the only difference is the data byte amount sent form slave device. The master device replies with an acknowledge bit after receiving each data byte. After the RT5512B sends the last data byte, the master device replies no-acknowledge bit and transmits a stop condition.



Figure 2. Single-byte and Multiple-byte I<sup>2</sup>C Read Format

The RT5512B single-byte data-write function format is shown in Figure 3.

Data transfer is initiated when the master device transmit a start condition: SDA is pulled low while SCL stays high, followed by the slave address. The data is sampled when SCL rises for the first bit. The read/write bit is set to 0 to declare the RT5512B address byte to be write. After slave device address and the read/write bit, the RT5512B device responds an acknowledge bit. In second step, the master device sends the RT5512B internal memory address to be written and the RT5512B responds with an acknowledge bit. Then master device sends out data to write in RT5512B internal memory address. After receiving register data, the RT5512B replies an acknowledge bit to indicate that the data is received. Then master device sends stop condition (when SDA is pulled high while SCL is high) to complete the single-byte data write function.

About write multiple data byte, the format is the same as write a single data byte, and the only difference is the data byte amount sent form master device. The slave device replies with an acknowledge bit after receiving each data byte. After the RT5512B receives the last data byte, the RT5512B replies an acknowledged bit and master device transmits a stop condition.



Figure 3. Single-byte and Multiple-byte I<sup>2</sup>C Write Format

### I<sup>2</sup>C Waveform Information





Copyright © 2022 Richtek Technology Corporation. All rights reserved.





Figure 5. Timing Diagram of Slave Mode I<sup>2</sup>S Interface

Copyright © 2022 Richtek Technology Corporation. All rights reserved.

### **Operation Mode Modes**

The RT5512B can operate in four different mode which are power-down/suspend/operating/fault. Internal functional block operational status in different mode is depicted in Figure 6.

| Mode<br>Blk      | PWDN     | SUSP     | OP | FAULT    |
|------------------|----------|----------|----|----------|
| PLL              | $\times$ | 0        | 0  | 0        |
| l <sup>2</sup> C | 0        | 0        | 0  | 0        |
| l <sup>2</sup> S | $\times$ | $\times$ | 0  | 0        |
| AMP              | X        | $\times$ | 0  | $\times$ |

O : Normal operation

X : Power down

Figure 6. Operation Mode

| Mode       | Condition                              | Description                                                                                                                                                                                                                                                                                 |
|------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power-down | PWDN = 1                               | <ol> <li>When PWDN set to 1, chip will enter power-down mode.</li> <li>Power consumption is minimum and PWM outputs are floating.</li> <li>I<sup>2</sup>C bus remains awake.</li> <li>I<sup>2</sup>S path is disable.</li> </ol>                                                            |
| Suspend    | BCK/SR invalid                         | <ol> <li>Chip will enter suspend mode.</li> <li>Most of the data path are off, and PWM outputs are floating.</li> <li>I<sup>2</sup>C bus remains awake.</li> <li>PLL keeps in free-run mode and CK1M is used to monitor BCK/SR on I<sup>2</sup>S bus to see if they are correct.</li> </ol> |
| Operating  | BCK & SR valid<br>PWDN = 0<br>AMPE = 1 | 1. If set PWDN/AMPE at register 0x03 as condition, chip will enter operating mode when BCK and sampling rate are valid.                                                                                                                                                                     |
| Fault      | OV/OT/OC/UV = 1                        | <ol> <li>Chip enters fault mode when an error event of physical protection<br/>mechanisms occurs (OCP/OVP/UVP/OTP).</li> <li>The boost and AMP are OFF.</li> <li>The system exits from Fault mode after the protection event<br/>released for a checking cycle of about 200ms.</li> </ol>   |



### **Mode Transition**

The state machine of mode transition is shown in Figure 7. After power on, the control bit will always be reset to PWDN mode.



Figure 7. Mode Transition

#### Power ON/OFF Sequence

The power on sequence is shown in Figure 8. After power is valid, two groups of control signals should be set, without specific order requirement between these two groups:

I<sup>2</sup>C : PWDN, AMPE should be programmed. These three bits can be programmed by single command since they are at the same byte address.

I<sup>2</sup>S : BCK should be valid on the specified interface.

If the PWDN is set to 0 before the BCK valid, it will go to SUSP mode automatically. The output of amplifier will be valid after entering OP mode, signal ramp up will always be implemented when the mode transits from PWDN or SUSP mode to OP mode.







Figure 8. Power-ON/OFF Sequence

### I<sup>2</sup>S Mode Change without PWDN

When  $I^2S$  mode change, like BCK and FS frequency relationship, the chip will not be shut down. If the clock source from  $I^2S$  changes,  $I^2S$  invalid is detected. In this case, soft muting is implemented before entering Amp off situation. In the opposite situation, if the clock source from  $I^2S$  is detected valid again, signal ramp up is implemented at the start after it enters the operating mode.

The above procedure is shown in Figure 9 and ramp is setting by register 0x28 bit[2:0].



Figure 9. I<sup>2</sup>S Mode Change without PWDN



### Table 3. Ramp Control Setting

| Register | Bits | Bits Name | Description                                                                                                                                                                                                                                                                                                           |
|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x28     | 2:0  | VOLCTRL   | Ramp control when new volume setting is<br>different from old setting :<br>000 : No ramp up/down (default)<br>001 : 0.5dB per sample<br>010 : 0.5dB per 2 samples<br>011 : 0.5dB per 4 samples<br>100 : 0.5dB per 8 samples<br>101 : 0.5dB per 16 samples<br>110 : 0.5dB per 32 samples<br>111 : 0.5dB per 64 samples |

### Data (I<sup>2</sup>S) Interface

### Data Format

The I<sup>2</sup>S formats supported by the RT5512B are listed below :

| Interface                 | Data Format  | BCK Frequency |
|---------------------------|--------------|---------------|
| I <sup>2</sup> S Standard | up to 16-bit | 32fs          |
| I <sup>2</sup> S Standard | up to 24-bit | 64fs          |
| Left-justified            | up to 16-bit | 32fs          |
| Left-justified            | up to 24-bit | 64fs          |
| Right-justified (16-bit)  | 16-bit       | 32fs          |
| Right-justified (16-bit)  | 16-bit       | 64fs          |
| Right-justified (18-bit)  | 18-bit       | 64fs          |
| Right-justified (20-bit)  | 20-bit       | 64fs          |
| Right-justified (24-bit)  | 24-bit       | 64fs          |
| TDM 8-slot                | 64-bit       | 64fs          |
| TDM 16-slot               | 128-bit      | 128fs         |
| TDM 32-slot               | 256-bit      | 256fs         |

fs : 8kHz, 11.025kHz, 12kHz, 16kHz, 22.05kHz, 24kHz, 32kHz, 44.1kHz, 48kHz, 88.2kHz, 96kHz

Note :

TDM 32-slot BCK Frequency 256fs formats does not support 88.2kHz and 96kHz.

### I<sup>2</sup>S Sampling Rate

I<sup>2</sup>S can support rate 8kHz, 11.025kHz, 12kHz, 16kHz, 22.05kHz, 24kHz, 32kHz, 44.1kHz, 48kHz, 88.2kHz and 96kHz.

### **Output Path**

DATAO can output different data format by configuring I2SDOLS and I2SDORS at register 0x12. In TDM mode, the DATAO will be kept hi-z if the bit is beyond the range indicated by TDM\_TX\_LOC and TDM\_TX\_LEN at register 0x14. DATAO uses BCK as the reference clock to transmit selected data. The FS is treated as channel select for I<sup>2</sup>S mode and frame synchronizer in TDM mode.

The Digital Audio interface supports  $I^2S$  and TDM formats at various sample rates from 8kHz to 96kHz. The interface is compliant with all  $I^2S$  interface configurations and supports a wide range of TDM interface configurations (up to 16-channel at fs = 48kHz). And the LSB and MSB must be supported. The signal name is defined as :

- 1. I-SENSE : The Current sense signal.
- 2. V-SENSE : The Voltage sense for speaker output signal.
- 3. D-SENSE : The data is only for testing
- 4. B-SENSE : The Voltage sense for battery.

When only one smart PA is connected, I<sup>2</sup>S bus is recommend. At this situation, signal sequence should be I-SENSE and V-SENSE. Each signal is in 16-bit Format. I<sup>2</sup>S L/R channel data signal is in 24-bit Format. The register have to set 0x12 bit'[5:3] = 1, 0x12 bit'[2:0] = 6 for receive I-SENSE, V-SENSE data from DATAO.

The sequence is shown as below :



Figure 10. Only One Smart PA I<sup>2</sup>S Left-Justified Format (Data = 24bit)

When two smart PA is connected and the I<sup>2</sup>S is used. The DATAI signal is only 16bit available for each channel. The sequence is shown as below :





Copyright © 2022 Richtek Technology Corporation. All rights reserved.





Figure 12. I<sup>2</sup>S Output Mux

### TX Data Structuring in I<sup>2</sup>S Mode (Stereo)

| I2SDOLS | Left Channel                |           | Right Channel |               |
|---------|-----------------------------|-----------|---------------|---------------|
| I2SDORS | bit 0-15                    | bit 16-31 | bit 0-15      | bit 16-31     |
| 010     | Hi-Z                        |           | I-Sense[15:0] | V-Sense[15:0] |
| 011     | I-Sense[15:0] V-Sense[15:0] |           | Hi            | i-Z           |
| Others  | Reserved                    |           | Rese          | erved         |

### TX Data Structuring in I<sup>2</sup>S Mode (Mono)

|         | Left Channel  |                |  |
|---------|---------------|----------------|--|
| 1250015 | bit 0-15      | bit 16-31      |  |
| 001     | I-Sense[15:0] | Reserved[15:0] |  |

| ISEDORE | Right Channel |                |  |
|---------|---------------|----------------|--|
| 125DOR5 | bit 0-15      | bit 16-31      |  |
| 110     | V-Sense[15:0] | Reserved[15:0] |  |

When four smart PA is connected and TDM mode is used, the frame length should set to 128bit. The DATAI signal is only 24bit available for each channel.

The sequence is shown as below :





### TX Data Structuring in TDM Mode

The RT5512B can transmit I-Sense[15:0], V-Sense[15:0], D-Sense[15:0], B-Sense[15:0], speaker protect gain[15:0], Vtherm[8:0], R\_IF[7:0] and DAC\_BIQ to I<sup>2</sup>S DATAO in TDM mode. The TDM\_TX\_LOC register indicates the starting slot to put the data stream on DATAO pin. The sequence of data stream in TDM mode is {I-Sense[15:0], V-Sense[15:0], D-Sense[15:0], B-Sense[15:0]} and MSB-first. The TDM\_TX\_LEN whose unit is byte (slot) determines how many bytes will be transmitted, from MSB to the end of (TDM\_TX\_LEN)th slot. The rest of slots outside of the transmitted data stream shall be keep Hi-Z.



Figure 14. TX Data Structuring in TDM Mode





#### **RX Data in TDM Mode**

The data in the TDM stream that is allocated for assignment to the internal data registers is extracted using the TDM\_RX\_LOC and TDM\_RX\_LEN controls at register 0x13. Data is extracted MSB-first, starting at the TDM\_RX\_LOC location and placing it into its respective internal data register. This process continues until TDM\_RX\_LEN bits are extracted from the TDM stream or another data extraction begins.





### **Application Information**

#### **Boost Mode and Signal Tracking Behavior**

The RT5512B can automatically enables the boost converter if necessary. The boost converter behavior can be configured in class-H or class-G. Please refer to below table to set the behavior :

| Register | Bits | Bits Name  | Description                                      |
|----------|------|------------|--------------------------------------------------|
| 0x40     | 8    | CLASS_H_EN | 0 : Boost class-G<br>1 : Boost class-H (default) |

Boost converter in class-H can keeps tracking the speaker output signal and adjusts the boost output voltage just above what is needed, namely the head room.

0x41 bit [11:6] BST\_THT1 is used as the head room setting and the head room formula is  $1.1V + (BST_THT1 (DEC) \times 0.2(V))$ . The minimum head room is 1.1V.

The boost converter maximum output can be limited in 12.5V by register 0x41 bit[3:0]

| Register | Bits | Bits Name | Description                                                                                                                                                                  |
|----------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 11:6 | BST_THT1  | Class-H :<br>Head room for output signal<br>= 1.1V + (BST_THT1 x 0.2V), Head room = 1.7V<br>(default)<br>e.g. 000000 : 1.1V, 000100 : 1.9V                                   |
| 0x41     | 5:0  | BST_TH1   | Class-H :<br>Set the maximum of VBST = 9.5V +<br>(BST_TH1[3:0] x 0.2V), the maximum of VBST =<br>12.5V (default)<br>e.g. BST_TH1[3:0] = 1100, the maximum of<br>VBST = 11.9V |

When the speaker output signal go low, the boost converter output voltage will not fall immediately, and it will remain. After the hold time period, speaker signal does not become larger again, the boost converter output voltage start to drop. If the speaker signal increase during the hold time, the boost converter output voltage will not drop. The hold time can be adjusted by the register 0x40 bit[7:6]. In order to supply voltage to class-D amp in time, the slew rate of boost converter output going up is no limit. When speaker signal go low, the boost output voltage is going down. It slew rate is adjusted by the register 0x40 bit[5:4]. About boost converter hold time and slew rate, please refer to the Table 4.







Figure 16. Boost Class-H Behavior

#### Table 4. Boost Class-H Slew Rate

| Register | Bits | Bits Name | Description                                                                                                                                                                                                            |
|----------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 7:6  | BST_TOT   | Level timeout time in adaptive mode :<br>00 : 500µs<br>01 : 1ms (default)<br>10 : 2ms<br>11 : 4ms                                                                                                                      |
| 0x40     | 5:4  | SLEW_RATE | when in boost mode-H, the rate of signal going down is limited by SLEW_RATE $00: 0.75 \text{mV}/\mu\text{s}$ $01: 1.5 \text{mV}/\mu\text{s}$ (default) $10: 3.0 \text{mV}/\mu\text{s}$ $11: 6.0 \text{mV}/\mu\text{s}$ |

The RT5512B I<sup>2</sup>S input signal is converted and processed by the DAC to a speaker output with a delay time of approximately 100 $\mu$ s. The boost algorithm calculates the voltage of the speaker output signal from I<sup>2</sup>S to directly control the boost converter output voltage. This means that the boost output voltage is 100 $\mu$ s faster than the speaker output signal. This ensures that the speaker output signal gets enough voltage level from boost converter.



Figure 17. DAC and Processing Time in Class-H

The RT5512B boost converter has three modes of operation in class-G : battery mode, fixed mode and adaptive mode. The operating mode is usually set to adaptive mode for optimum efficiency. Please refer to below table to set the operating mode :

| $Copyright @ 2022 \ Richtek \ Technology \ Corporation. \ All \ rights \ reserved.$ | RICHTEK is a registered trademark of Richtek Technology Corporation |      |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|
| www.richtek.com                                                                     | DS5512B-00 August 2                                                 | 2022 |
| 28                                                                                  |                                                                     |      |



### Table 5. Boost Mode Selection

| Register | Bits | Bits Name | Description                                                                          |
|----------|------|-----------|--------------------------------------------------------------------------------------|
| 0x40     | 1:0  | BST MODE  | 00 : Disable (default)<br>01 : Battery mode<br>10 : Fixed mode<br>11 : Adaptive mode |

Note : when select Boost mode, please set 0x40 bit8 = 0 for boost class-G

According to the I<sup>2</sup>S input signal change, the RT5512B boost class-G algorithm can determine the voltage required by the speaker output signal to achieve the best efficiency.

The boost algorithm calculates the voltage of the speaker output signal and compares it with the threshold voltage of the boost converter change mode to determine whether the boost converter output voltage needs to be changed. The boost converter has up to three output voltage configurations that can be set by the user.

When the boost converter is configured in adaptive mode, the speaker output signal is lower than threshold 4 voltage. The boost converter is bypassed and supplied directly to the load by the battery. When the speaker output signal is higher than threshold 4 voltage, boost converter enable and the boost output is set to target 4 voltage. This is for the speaker output signal to have a margin and avoid the phenomenon of clipping. In the same way, when the speaker output signal is higher than threshold 3 voltage, boost converter enables and the boost output is set to target 3 voltage. The boost converter has a maximum configurable voltage of 12.5V.

When estimating the voltage drop of the output signal, the Boost algorithm is compared to the threshold voltage to determine whether to change the output voltage of the boost converter.

When the Boost algorithm determines that the speaker output signal is lower than the threshold 1 voltage, the boost converter output voltage has a hold time of  $500\mu$ s to maintain the original output voltage to ensure that the signal becomes larger again. After the hold time, the boost converter reduces the output voltage to the target 2 voltage. In the same way, the speaker output signal is below the threshold 4 voltage. After the hold time, the boost converter reduces the output voltage and is configured to bypass, supplying the load energy directly from the battery.



Figure 18. Boost adaptive Mode Behavior

The RT5512B I<sup>2</sup>S input signal is converted and processed by the DAC to a speaker output with a delay time of approximately 430 $\mu$ s. The boost algorithm calculates the voltage of the speaker output signal from I<sup>2</sup>S to directly control the boost converter output voltage. This means that the boost output voltage is 430 $\mu$ s faster than the speaker output signal. This ensures that the speaker output signal gets enough voltage level from boost converter.





Figure 19. DAC and Processing Time in Class-G

Boost output voltage and change mode threshold register are shown in below table. BST\_TH indicates the threshold at which the boost converter changes the output voltage, and BST\_THT indicates the target voltage to be outputted by the boost converter.

| Register | Bits | Bits Name | Description                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x41     | 11:6 | BST_THT1  | Class-G :<br>VBST target in fixed mode or highest<br>VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000: 2.9V + (BST_THT1 x 0.2 V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V<br>000011 : 3.5V (default)<br>110001 to 111111 : Reserved<br>Class-H :<br>Head room for output signal<br>= 1.1V + (BST_THT1 x 0.2V), Head room = 1.7V<br>(default)<br>e.g. 000000 : 1.1V, 000100 : 1.9V |
|          | 5:0  | BST_TH1   | Class-G :<br>Boost threshold for BST_THT1<br>000000 : Disabled<br>000001 to 110001: 1.3V + (BST_TH1 x 0.2 V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>101111 : 10.7V (default)<br>110010 to 111111 : Reserved<br>Class-H :<br>Set the maximum of VBST = 9.5V +<br>(BST_TH1[3:0] x 0.2V), the maximum of VBST =<br>12.5V (default)<br>e.g. BST_TH1[3:0] = 1100, the maximum of<br>VBST = 11.9V       |

### Table 6. Boost Output Voltage and Change Mode Threshold



| Register | Bits          | Bits Name | Description                                                                                                                                                                                             |  |
|----------|---------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x42     | 11:6          | BST_THT2  | Middle VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT2 x 0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V (default)<br>110001 to 111111 : Reserved                   |  |
|          | 5:0 BST_TH2   |           | Boost threshold for BST_THT2<br>000000 : Disabled<br>000001 to 110000 : 1.3V + (BST_TH2 x 0.2V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>011011 : 6.7V (default)<br>110001 to 111111 : Reserved          |  |
| 0x43     | 11:6 BST_THT3 |           | Lower VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT3 x 0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V,<br>010111 : 7.5V (default)<br>110001 to 111111 : Reserved  |  |
|          | 5:0           | BST_TH3   | Boost threshold for BST_THT3<br>000000 : Disabled<br>000001 to 110000 : 1.3V + (BST_TH3 x 0.2V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>001111 : 4.3V (default)<br>110001 to 111111 : Reserved          |  |
| 0x44     | 11:6          | BST_THT4  | Lowest VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT4 x 0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V, 001011 : 5.1V<br>(default)<br>110001 to 111111 : Reserved |  |
|          | 5:0           | BST_TH4   | Boost threshold for BST_THT4<br>000000 : Disabled<br>000001 to 110000 : 1.3V + (BST_TH4 x 0.2V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>000111 : 2.7V (default)<br>110001 to 111111 : Reserved          |  |

### **Boost Current Limit**

The RT5512B boost converter has a configurable current limit function. The default current limit is 6A. This setting can meet the application of RL =  $8\Omega$  and output 7W. This limit value can be set lower according to the selected inductor. Please refer to Table 7 to set the required limit value. If the CC\_MAX set value is small, the output power will be limited. The CC\_MAX value from 00000000 to 01100111 and 10011001 to 11111111 are not allowed for use.

| Register | Bits | Bits Name | Description                                                                                                         |
|----------|------|-----------|---------------------------------------------------------------------------------------------------------------------|
| 0x45     | 7:0  | CC_MAX    | 01101000 : 4A<br>01111000 : 5A<br>10001000 : 6A (default)<br>10011000 : 7A<br>CC_MAX resolution is 62.5mA/per code. |

### Table 7. Boost Mode Selection

### **Clip Control**

Clip control is used to reduce current consumption when VBAT is low. It is defined by three parameters, VBCPS, CPSLP and MINCLS. The clip threshold is shown in below figure.



The slope of clip threshold (Vo/VBAT) can be set by CPSLP from 2.5V/V to 3.4375V/V. A Vo stop point (0, 2.5V, 3V or 3.5V) for clip threshold can be set via MINCLS. The output voltage drop will stops at this point. The clip threshold is calculated through following equation :

ClipThres = SIGMAX - (VBCPS - VBAT) x CPSLP for clip threshold ≥ MINCLS

ClipThres = MINCLS for clip threshold ≤ MINCLS

The detail function is shown below, the dropping rate of threshold can be set via CLIPDR register.



If battery voltage returns to a hysteresis level, ClipThres will increase by a rate of CLIPRR to a certain level which is defined by VBCPS, CPSLP and VBAT. The battery voltage hysteresis can be set via BVHYS register.





### Hard Clipping

When Hard clip enable (Register 0x24 bit 8), if the digital signal is larger than HARD\_CLIP\_TH, the signal will be clamped to HARD\_CLIP\_TH.



### DRE

In the signal path, the noise floor of SPK output is related to the analog gain. If decreasing the analog gain, the noise floor decreases, and vice versa. However, increasing the digital gain will not affect the noise floor. To help eliminating unwanted low level noise caused by analog circuit when incoming signal is below a certain threshold, a DRE technique is used. The DRE, Dynamic Range Expansion, stands for expanding the dynamic range of a signal. Any signal before entering analog circuit below the threshold is expanded by the specified ratio, and also the analog end is compressed by the inverse of this ratio.

The function block is depicted as below. DRE controller will monitor the signal and check if it is smaller than the threshold. If the signal is continuously smaller than the threshold for a certain time, the digital gain will be raised to current analog gain and the analog gain will be reduced to 0dB to keep the overall path gain unchanged.



Figure 20. DRE Function Block

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

## RICHTEK

There are some parameters necessary to be configured before enabling DRE. The Threshold, (0x69), is the trigger point to enter or leave DRE. Before entering DRE, the Hold Time, (0x68[2:1]), is the time before starting to find zero cross point when signal < Threshold is triggered. In Zero crossing stage, the Hold Time is also used to timeout this stage if no zero cross is detected. The Coarse delay, (0x6E[4:0]), is used to delay the gain-changing time of digital and analog end after finding zero cross stage. The gain-changing time for digital (0x6A[9:0], 0x6B[9:0]), and analog (0x6C[9:0], 0x6D[9:0]), can be both fine-tuned to compensate the path delay from digital end to analog end. During DRE, if any signal is detected as larger than Threshold, it is going to leaving DRE after zero cross point is detected or Hold Time is expired. Also, the Coarse delay, Analog fine delay and Digital fine delay are applied to compensate the path delay between digital end and analog end.



Figure 21. DRE Function Sequence

### V/I Sensing

The RT5512B has built-in voltage and current sensing to monitor speaker behavior in real time. The VSNSN and VSNSP pins are speaker voltage sensing application and it should be connected after ferrite bead filter. In addition to getting the output voltage on speaker, the V-Sense connections can eliminate output trace and ferrite bead filter resistance IR drop between output pin to V-Sense terminal. The voltage sense monitors the speaker load voltage signal via an amplifier and an A/D converter. The current sense monitors the speaker load current with a small resistor, this signal via an amplifier and an A/D converter. Both signal output are pin DATAO. Set 0XB6 bit'[13] = 1, bit'[11] = 1, bit'[10] = 0 for RT5512B V/I sensing application.

This feature can be set to disable in the register 0XB6 bit'[13], 0XB6 bit'[11:10] to reduce the quiescent current. Please refer to Table 8.



#### Figure 22. Voltage and Current Setting Monitor Structure

| Register | Bits         | Bits Name | Description                                                                |
|----------|--------------|-----------|----------------------------------------------------------------------------|
| 0xB6     | 13           | D_CS_EN   | 0 = Disable current sense<br>1 = Enable current sense                      |
|          | 11           | D_VS_EN   | 0 = Disable voltage sense<br>1 = Enable voltage sense                      |
|          | 10 D_VS_BIAS |           | 0 = Half voltage sense bias current<br>1 = Max. voltage sense bias current |

Table 8. V/I Sense Control

Users can use the algorithm and the RT5512B to reach speaker protection. If the system has a speaker protection algorithm, the voltage and current sensing data can be used to achieve speaker excursion and temperature protection. Regarding the temperature protection of the speaker, the speaker resistance can be estimated by voltage and current sensing data, and the temperature of the speaker is calculated from the temperature coefficient of resistance of the coil material. Current sensing data obtains the current variation to estimate the speaker excursion.





#### Table 9. V/I Sense Data

| Register | Bits | Bits Name | Description                                                                                                                                                                                                                                                                                                                                              |
|----------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x12     | 5:3  | I2SDOLS   | DATAO left channel output selection<br>000 : {DAC_BIQ[23:0], 8'h0}<br>001 : {ISENSE[15:0], VSENSE[15:0]} (default)<br>010 : {[Hi-Z[31:0]}<br>011 : {ISENSE[15:0], VSENSE[15:0]}<br>100 : {DC_CUT_DATA[25:0], 6'h0}<br>101 : {SAFE_DATA_OUT[19:0], 12'h0}<br>110 : {DF_DATA_OUT[21:0], 10'h0}<br>111 : {DF_DATA_OUT_HC[21:0], 10'h0}                      |
|          | 2:0  | I2SDORS   | DATAO right channel output selection<br>000 : {DC_CUT_DATA[25:0], 8'h0}<br>001 : {DSENSE[15:0], BSENSE[9:0], 6'd0}<br>(default)<br>010 : {ISENSE[15:0], VSENSE[15:0]}<br>011 : {[Hi-Z[31:0]}<br>100 : {SAFE_DATA_OUT[19:0], 12'h0}<br>101 : {DF_DATA_OUT[21:0], 10'h0}<br>110 : {VSENSE[15:0], BSENSE[9:0], 6'd0}<br>111 : {DF_DATA_OUT_IN[21:0], 10'h0} |

#### **Boost Capacitor Selection**

In real cell phone the RT5512B VBAT power from battery, the trace is not shortest and battery provide to other device on phone mother board. On VBAT pin predictable has current peak drop and voltage ripple. In order to reduce the ripple from battery and boost convertor input voltage is stable all loading. Place a  $10\mu$ F ceramic capacitor close to VBAT pin and inductor. For cell phone application, ceramic capacitor has small size and low ESR, choose X5R or X7R temperature characteristic to keep capacitance in higher temperature.

When select capacitor, have to ensure the DC bias characteristics in component datasheet, it will show the capacitance reduction percentage from rating. Suggest to choose capacitor voltage rating at least 2x the maximum DC voltage application range to avoid capacitance reduction. For the application of the RT5512B to boost VBST to 12V, a  $10\mu$ F for input capacitor, a  $1\mu$ F for VDDD decoupling capacitor are recommended.

Boost output capacitor is important for supply Class-D amplifier VDDP power. This capacitor can reduce boost output voltage ripple and keep the boost output voltage stable. If output capacitance dropped to low, the supply power VDDP for class-D amplifier will too low and get worst performance.

The output ripple can be determined as following equation:

$$\Delta V_{OUT} = \frac{D \times I_{OUT} \times T_{S}}{\eta \times C_{OUT}} + (\frac{I_{OUT}}{1\text{-}D} + \frac{V_{IN} \times D \times T_{S}}{2 \times L_{Boost}}) \times r_{C\_esr}$$

Boost capacitor connect to BST is important for stability. The  $C_{VBST}$  capacitance is changed by DC bias. When select capacitor, please notice the DC bias characteristics. The RT5512B minimum recommended  $C_{VBST}$  capacitance is  $C_{VBST}$  capacitance is 4.5µF for output power 7W.

#### **Boost Inductor Selection**

Small size and better efficiency are the major concerns for portable devices, such as the RT5512B used for mobile phone. The inductor should have low core loss at 1MHz (Min.) and low DCR for better efficiency.

The maximum current of inductor is highly depends on the speaker impedance which determines the output current of the boost converter. The inductor saturation current rating should be considered to cover the inductor peak current which can be approximated by the following equation :

$$I_{L\_max} = \frac{V_{OUT} \times I_{OUT}}{\eta \times V_{IN}} + \frac{V_{IN} \times D \times T_S}{2 \times L_{Boost}}$$

Following is the inductor selection reference. The recommend typical inductance is  $1\mu$ H for the RT5512B boost convertor. Select inductor must consideration saturation current and DC resistance specifications. Since inductance rating reduced dependent on inductor current increase, please refer to the inductance decrease current and temperature rise current in inductor datasheet. Therefore, please note the input current limit, don't let the inductor into saturation state. For system efficiency, suggest choosing a low DC resistance component.

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WDFN-8L 2x3 package, the thermal resistance,  $\theta_{JA}$ , is 32.4°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (32.4^{\circ}C/W) = 3.08W$  for a WL-CSP-36B 2.57x2.57 (BSC) package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 23 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.





Figure 23. Derating Curve of Maximum Power Dissipation

### **Layout Considerations**

For best performance of the RT5512B, suggested external components placement and PCB routing as Figure 24. For best performance of the RT5512B, the below PCB layout guidelines including the below items must be strictly followed.

- ► VBAT connect to INB through the boost inductor. Place the inductor as close as possible to the chip with 80mil width at least. The shorter and wider trace provides lower parasitic inductance and resistance for achieving better efficient. VBAT pin only consumes few micro amperes for internal analog circuit, so the trace with 6mil width is enough for VBAT of the RT5512B. The VBAT capacitor handling high noisy current for boost circuit, please connect to GNDB and GNDP first for shorten the current path and minimize the influence to digital circuit.
- Place the filter capacitor as close as possible to the VBST pin, then use shortest trace to link the capacitors and the trace width is 60mil at least. Use more vias to connect to main ground to reduce parasitic inductance and resistance.
- Connect VDDP to the VBST filter capacitor from an independent path to make sure the voltage feed into VDDP is well filtered. The shortest path may bypass the filter capacitor so that causes higher voltage ripple than expected on VDDP.
- For achieving good audio quality, place the ground connection of decoupling capacitors (VDDD caps) should be linked to GNDD first before going to main ground, identically the VREF decoupling capacitor ground connection should be linked to GNDD first before going to main ground. The trace width of VDDD and VREF are 6mil at least.
- Separating three ground plane (GNDP, GNDB and GNDD) to isolate the noisy ground from other sensitive grounds and routing the shortest path for high current return from Power/Boost ground plane before connected to main ground to make sure the digital and analog circuit gets a sufficient clean ground before influence by noisy high current path.

► The traces of OUTP and OUTN should be kept equal width and length respectively and when use the ferrite bead filter, should be placed close to chip for better EMI performance.

For achieving good accuracy for speaker protection, route separate trace from VSNSN and VSNSP to SPK side.



Note : CVBST 100nF is optional.

#### Figure 24. Suggested the RT5512B PCB Layout for 4 Layers

### **Register Table**

### **Registers Description**

| Address | Byte | Bits  | Bits Name            | Default    | Туре | Description                                                                                                                        |
|---------|------|-------|----------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------|
|         |      | 15:12 | Reserved             | 0000       | R    | Reserved                                                                                                                           |
|         |      | 11:8  | DEVICE_ID            | 0000       | R/W  | Device ID                                                                                                                          |
| 0x00    | 2    | 7:0   | CHIP_ID[7:0]         | 0000000    | R    | Chip Revision ID<br>00 : First version<br>01 : 2nd version<br>02 : 3rd version<br>                                                 |
|         |      | 15:5  | Reserved             | 0000000000 | R    | Reserved                                                                                                                           |
|         |      | 4     | PLL_LOCK             | 0          | R    | 0 : PLL is locked to BCK (default)<br>1 : PLL is unlocked to BCK                                                                   |
|         |      | 3     | BCK_CLOCK_<br>STABLE | 0          | R    | 0 : BCK rate stable (default)<br>1 : BCK rate unstable                                                                             |
| 0x01    | 2    | 2     | BCK_VALID            | 0          | R    | 0 : BCK stable and match with<br>BCK_MODE setting (default)<br>1 : BCK unstable and miss match with<br>BCK_MODE setting            |
|         |      | 1     | BCK_LOSS             | 0          | R    | 0 : BCK no loss (default)<br>1 : BCK loss                                                                                          |
|         |      | 0     | FS_LOSS              | 0          | R    | 0 : FS no loss (default)<br>1 : FS loss                                                                                            |
|         |      | 15:8  | Reserved             | 00000000   | R    | Reserved                                                                                                                           |
|         |      | 7:6   | CK2M_PHASE           | 00         | R/W  | Phase selection of 2.048MHz clock, this<br>clock will be aligned to FS.<br>00 : 0° (default)<br>01 : 90°<br>10 : 180°<br>11 : 270° |
|         |      | 5     | SAFE_GUARD_<br>CK_EN | 1          | R/W  | 0 : Disable SAFE_GUARD block clock<br>1 : Enable SAFE_GUARD block clock<br>(default)                                               |
| 0x02    | 2    | 4     | BOOST_CK_EN          | 1          | R/W  | 0 : Disable BOOST block clock<br>1 : Enable BOOST block clock (default)                                                            |
|         |      | 3     | IS_ADC_CK_EN         | 1          | R/W  | 0 : Disable IS_ADC block clock<br>1 : Enable IS_ADC block clock (default)                                                          |
|         |      | 2     | VS_ADC_CK_EN         | 1          | R/W  | 0 : Disable VS_ADC block clock<br>1 : Enable VS_ADC block clock (default)                                                          |
|         |      | 1     | DAC_CK_EN            | 1          | R/W  | 0 : Disable DAC block clock<br>1 : Enable DAC block clock (default)                                                                |
|         |      | 0     | ANA_CK_EN            | 1          | R/W  | 0 : Disable Analog block clock<br>1 : Enable Analog block clock (default)                                                          |



| Address | Byte | Bits | Bits Name     | Default  | Туре | Description                                                                                                                                             |
|---------|------|------|---------------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |      | 15:8 | Reserved      | 00000000 | R    | Reserved                                                                                                                                                |
|         |      | 7    | SW_RESET      | 0        | R/W  | 0 : Chip doesn't Software reset (default)<br>1 : Chip reset by Software reset                                                                           |
|         |      | 6:4  | Reserved      | 000      | R    | Reserved                                                                                                                                                |
|         | 2    | 3    | AMPDS         | 0        | R/W  | Soft off mode enable<br>0 : Enter soft mode before off mode<br>(enable ramp control) (default)<br>1 : Enter off mode directly (disable ramp<br>control) |
|         |      | 2    | AMPE          | 0        | R/W  | Class D enable<br>0 : Disable Class D (default)<br>1 : Enable Class D                                                                                   |
|         |      | 1    | SPKM          | 0        | R/W  | 0 : Unmute (default)<br>1 : Force speaker mute (with ramp<br>control)                                                                                   |
|         |      | 0    | PWDN          | 1        | R/W  | Chip power down control<br>0 : Chip enable<br>1 : Chip power down (default)                                                                             |
|         |      | 15:8 | Reserved      | 00000000 | R    | Reserved                                                                                                                                                |
|         |      | 7    | Reserved      | 0        | R    | Reserved                                                                                                                                                |
|         |      | 6    | IF_BCK_STABLE | 0        | RC   | BCK un-stable interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, BCK un-stable                                              |
|         |      | 5    | IF_PLL_LOCK   | 0        | RC   | PLL unlock interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, PLL unlock                                                    |
|         |      | 4    | IF_UV         | 0        | RC   | Under-voltage interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, protection occurs                                          |
| 0x05    | 2    | 3    | IF_OV         | 0        | RC   | Over-voltage interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, protection occurs                                           |
|         |      | 2    | IF_OCP        | 0        | RC   | AMP NMOS or PMOS over-current<br>interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, protection occurs                       |
|         |      | 1    | IF_BST_OC     | 0        | RC   | Boost over-current interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, protection occurs                                     |
|         |      | 0    | IF_OT         | 0        | RC   | Over-temperature interrupt flag<br>0 : Chip operating mode (default)<br>1 : Interrupt flag = 1, protection occurs                                       |
| 0x06    | 2    | 15:8 | Reserved      | 0000000  | R    | Reserved                                                                                                                                                |
| 0,00    | 2    | 7:0  | CRC8          | 0000000  | R/W  | I <sup>2</sup> C write data checksum                                                                                                                    |

| Address | Byte | Bits | Bits Name  | Default    | Туре | Description                                                                                                                                                                                                                                                                           |
|---------|------|------|------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |      | 15:6 | Reserved   | 0000000000 | R    | Reserved                                                                                                                                                                                                                                                                              |
|         |      | 5    | D_UVP_FLAG | 0          | R    | Battery voltage under threshold<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                                                      |
|         |      | 4    | D_OVP_FLAG | 0          | R    | Class-D amplifier supply voltage (VDDP)<br>over threshold<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                            |
| 0x09    | 2    | 3    | OCPP_FLAG  | 0          | R    | Class-D output stage high-side OC flag<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                                               |
|         |      | 2    | OCPN_FLAG  | 0          | R    | Class-D output stage low-side OC flag<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                                                |
|         |      | 1    | D_OCP_FLAG | 0          | R    | Boost Converter current over threshold<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                                               |
|         |      | 0    | D_OTP_FLAG | 0          | R    | Class-D amplifier temperature over<br>threshold<br>0 : Normal (default)<br>1 : Over threshold, protection occurs                                                                                                                                                                      |
|         |      | 15:8 | Reserved   | 00000000   | R    | Reserved                                                                                                                                                                                                                                                                              |
| 0x10    |      | 7:6  | AUD_BIT    | 00         | R/W  | 00 : 24bits (default)<br>01 : 20bits<br>10 : 18bits<br>11 : 16bits                                                                                                                                                                                                                    |
|         | 2    | 5:3  | BCK_MODE   | 010        | R/W  | If MODE_DET_EN = 1, the detected BCK<br>mode is read out<br>If MODE_DET_EN = 0, the BCK_MODE<br>is written to indicate the BCK mode<br>000 : 32fs<br>001 : 48fs<br>010 : 64fs (default)<br>011 : 96fs<br>100 : 128fs<br>101 : 256fs<br>Others : Not support                           |
|         |      | 2:0  | SR_MODE    | 011        | R/W  | If MODE_DET_EN = 1, the detected SR<br>is read out<br>If MODE_DET_EN = 0, the SR_MODE is<br>written to indicate the sampling rate<br>000 : 32k<br>001 : Not support<br>010 : 96k/88.2k<br>011 : 48k/44.1k (default)<br>100 : 16k<br>101 : 24k/22.05k<br>110 : 8k<br>111 : 12k/11.025k |

## RICHTEK

| Address | Byte | Bits | Bits Name             | Default  | Туре | Description                                                                                                                                                                                                                                                                                                            |
|---------|------|------|-----------------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |      | 15:8 | Reserved              | 00000000 | R    | Reserved                                                                                                                                                                                                                                                                                                               |
|         |      | 7    | I2S_LOSS_DET_<br>EN   | 1        | R/W  | 0 : Disable BCK/FS LOSS auto-detect<br>1 : Enable BCK/FS LOSS auto-detect<br>(default)                                                                                                                                                                                                                                 |
|         |      | 6    | BCK_STABLE_<br>CHK_EN | 1        | R/W  | 0 : Disable BCK stable and valid check<br>1 : Enable BCK stable and valid check<br>(default)                                                                                                                                                                                                                           |
|         |      | 5    | MODE_DET_EN           | 1        | R/W  | 0 : Disable sampling rate auto-detect and<br>write SR_MODE/BCK_MODE to indicate<br>the sampling rate and BCK mode<br>1 : Enable SR & BCK mode auto-detect<br>and read SR_MODE/BCK_MODE will<br>return the detection result (default)                                                                                   |
|         |      | 4    | DSP_MODE_SEL          | 0        | R/W  | 0 : DSP mode A (default)<br>1 : DSP mode B                                                                                                                                                                                                                                                                             |
| 0x11    | 2    | 3    | TDM_OFFSET            | 0        | R/W  | The number of bits between the frame<br>sync signal transitioning and data being<br>driven on the data line<br>0 : The first data can be sampled at the<br>first BCK rising edge after FSYNC rising<br>edge (default)<br>1 : The first data can be sampled at the<br>second BCK rising edge after FSYNC<br>rising edge |
|         |      | 2:0  | AUD_FMT               | 000      | R/W  | 000 : I <sup>2</sup> S (default)<br>001 : Left justify mode<br>010 : Right justify mode<br>011 : DSP mode<br>100 : 8 TDM slots (slot #0 to slot #7)<br>101 : 16 TDM slots (slot #0 to slot #15)<br>110 : 32 TDM slots (slot #0 to slot #31)<br>111 : Reserved                                                          |



| Address | Byte | Bits | Bits Name  | Default  | Туре | Description                                                                                                                                                                                                                                                                                                                                                 |
|---------|------|------|------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |      | 15:8 | Reserved   | 00000000 | R    | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| 0x12 2  |      | 7:6  | I2SLRS     | 00       | R/W  | Audio input selection<br>00 : Left channel (default)<br>01 : (Left + Right)/2<br>10 : Right channel<br>11 : Reserved                                                                                                                                                                                                                                        |
|         | 2    | 5:3  | I2SDOLS    | 001      | R/W  | DATAO left channel output selection<br>000 : {DAC_BIQ[23:0], 8'h0}<br>001 : {ISENSE[15:0], VSENSE[15:0]}<br>(default)<br>010 : {[Hi-Z[31:0]}<br>011 : {ISENSE[15:0], VSENSE[15:0]}<br>100 : {DC_CUT_DATA[25:0], 6'h0}<br>101 : {SAFE_DATA_OUT[19:0], 12'h0}<br>110 : {DF_DATA_OUT[21:0], 10'h0}<br>111 : {DF_DATA_OUT_HC[21:0], 10'h0}                      |
|         |      | 2:0  | I2SDORS    | 001      | R/W  | DATAO right channel output selection<br>000 : {DC_CUT_DATA[25:0], 8'h0}<br>001 : {DSENSE[15:0], BSENSE[9:0],<br>6'd0} (default)<br>010 : {ISENSE[15:0], VSENSE[15:0]}<br>011 : {[Hi-Z[31:0]}<br>100 : {SAFE_DATA_OUT[19:0], 12'h0}<br>101 : {DF_DATA_OUT[21:0], 10'h0}<br>110 : {VSENSE[15:0], BSENSE[9:0],<br>6'd0}<br>111 : {DF_DATA_OUT_IN[21:0], 10'h0} |
|         |      | 15:8 | Reserved   | 00000000 | R    | Reserved                                                                                                                                                                                                                                                                                                                                                    |
|         |      | 7:6  | TDM_RX_LEN | 10       | R/W  | RX length control<br>00 : 1 slot (8bits)<br>01 : 2 slot (16bits)<br>10 : 3 slot (24bits) (default)<br>11 : Reserved                                                                                                                                                                                                                                         |
| UX13    | 2    | 5    | Reserved   | 0        | R    | Reserved                                                                                                                                                                                                                                                                                                                                                    |
|         |      | 4:0  | TDM_RX_LOC | 00000    | R/W  | RX location control, indicate which slot<br>the data MSB is loaded in<br>00000 : Slot 0 (default)<br>00001 to 11110 : Slot 1 to Slow30<br>11111 : Slot 31                                                                                                                                                                                                   |



| Address | Byte | Bits  | Bits Name     | Default  | Туре | Description                                                                                                                                                                                                                                            |  |
|---------|------|-------|---------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:13 | Reserved      | 000      | R    | Reserved                                                                                                                                                                                                                                               |  |
|         |      | 12:8  | TDM_TX_LEN    | 00000    | R/W  | TX length control, indicate how many<br>bytes should be transmitted from slot<br>TDM_TX_LOC<br>00000 : TX disable (default)<br>00001 : TX length 1 slots<br>00010 : TX length 2 slots<br>00001 to 10000 : TX length 1 to 16 slots<br>Others : Reserved |  |
| 0x14    | 2    | 7     | TDM_TEST_EN   | 0        | R/W  | 0 : TDM TX debug data test mode disable<br>(default)<br>1 : TDM TX debug data test mode enable                                                                                                                                                         |  |
|         |      | 6:5   | Reserved      | 00       | R    | Reserved                                                                                                                                                                                                                                               |  |
|         |      | 4:0   | TDM_TX_LOC    | 00000    | R/W  | TX location control, indicate which slot the<br>data MSB is loaded in<br>00000 : Slot 0 (default)<br>00001 to 11110 : Slot 1 to Slow30<br>11111 : Slot 31                                                                                              |  |
|         |      | 15:10 | Reserved      | 000000   | R    | Reserved                                                                                                                                                                                                                                               |  |
| 0x15    | 2    | 9:4   | AUD_WL        | 011000   | R/W  | Audio interface word length. Valid range :<br>16bit to 32bit<br>010000 : 16bit<br>011000 : 24bit (default)<br>100000 : 32bit<br>000000 to 001111 : Reserved<br>100001 to 111111 : Reserved                                                             |  |
|         |      | 3:0   | Reserved      | 0000     | R    | Reserved                                                                                                                                                                                                                                               |  |
|         |      | 15:3  | Reserved      | 13'h0000 | R    | Reserved                                                                                                                                                                                                                                               |  |
|         |      | 2     | HPF_VS_EN     | 1        | R/W  | 0 : Disable HPF for voltage sense<br>1 : Enable HPF for voltage sense (default)                                                                                                                                                                        |  |
| 0x16    | 2    | 1     | HPF_IS_EN     | 1        | R/W  | 0 : Disable HPF for current sense<br>1 : Enable HPF for current sense (default)                                                                                                                                                                        |  |
|         |      | 0     | HPF_AUD_IN_EN | 1        | R/W  | 0 : Disable HPF for audio in<br>1 : Enable HPF for audio in (default)                                                                                                                                                                                  |  |
|         |      | 15:9  | Reserved      | 0000000  | R    | Reserved                                                                                                                                                                                                                                               |  |
|         |      | 8     | HARD_CLIP_EN  | 1        | R/W  | 0 : Disable hard clipping<br>1 : Enable hard clipping (default)                                                                                                                                                                                        |  |
| 0x24    | 2    | 7:0   | HARD_CLIP_TH  | 00000000 | R/W  | Hard clip threshold if HARD_CLIP_EN = 1<br>Downward, 12 to $-115.5$ dB in 0.5dB step,<br>(default 0000000 = 12dB)<br>e.g. 0000001 = 11.5dB<br>Equation : Hard Clip threshold =<br>(HARD_CLIP_TH (DEC) x -0.5dB) +<br>12dB                              |  |



| Address | Byte   | Bits | Bits Name | Default  | Туре | Description                                                                                                                                                                                                                                                                                                           |  |
|---------|--------|------|-----------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |        | 15:3 | Reserved  | 13'h0000 | R    | Reserved                                                                                                                                                                                                                                                                                                              |  |
| 0x28    | 2      | 2:0  | VOLCTRL   | 000      | R/W  | Ramp control when new volume setting is<br>different from old setting :<br>000 : No ramp up/down (default)<br>001 : 0.5dB per sample<br>010 : 0.5dB per 2 samples<br>011 : 0.5dB per 4 samples<br>100 : 0.5dB per 8 samples<br>101 : 0.5dB per 16 samples<br>110 : 0.5dB per 32 samples<br>111 : 0.5dB per 64 samples |  |
|         |        | 15:8 | Reserved  | 00000000 | R    | Reserved                                                                                                                                                                                                                                                                                                              |  |
| 0x29    | 2      | 7:0  | VOLUME    | 00011000 | R/W  | Volume, downward<br>12 to $-115.5$ dB in $-0.5$ dB step, (default<br>00011000 = 0dB)<br>e.g. 00000000 = 12dB<br>Equation : Digital volume = (VOLUME<br>(DEC) x $-0.5$ dB) + 12dB                                                                                                                                      |  |
|         |        | 15:4 | Reserved  | 12'h000  | R    | Reserved                                                                                                                                                                                                                                                                                                              |  |
| 0x30    | 0x30 2 |      | VBCPS     | 001      | R/W  | Clip threshold setting<br>000 : 3.9V<br>001 : 3.75V (default)<br>010 : 3.6V<br>011 : 3.45V<br>100 : 3.3V<br>101 : 3.15V<br>110 : 3V<br>111 : 2.85V                                                                                                                                                                    |  |
|         |        | 0    | CLPE      | 1        | R/W  | 0 : Disable clip<br>1 : Enable clip (default)                                                                                                                                                                                                                                                                         |  |



| Address | Byte | Bits  | Bits Name | Default  | Туре | Description                                                                                                                                                                                                                                                                                                               |            |     |
|---------|------|-------|-----------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|
|         |      | 15:14 | CLIPRR    | 00       | R/W  | Rate of V <sub>O</sub> threshold recover when V <sub>BAT</sub><br>return<br>00 : Increase by 1/8 of original Vo per 1s<br>(default)<br>01 : Increase by 1/1024 of original Vo per<br>5ms<br>10 : Increase by 1/4096 of original Vo per<br>5ms<br>11 : Increase by 1/8192 of original Vo per<br>5ms                        |            |     |
| 0x31    | 2    | 13:12 | CLIPDR    | 00       | R/W  | Rate of V <sub>O</sub> threshold drop when V <sub>BAT</sub> is<br>low<br>00 : 1/1024 of original Vo per sample<br>(default)<br>01 : 1/256 of original Vo per sample<br>10 : 1/16 of original Vo per sample<br>11 : 1 step to target                                                                                       |            |     |
|         |      | 11:10 | BVHYS     | 00       | R/W  | Battery voltage recovery hysteresis<br>00 : Battery voltage + 0.05 (default)<br>01 : Battery voltage + 0.1<br>10 : Battery voltage + 0.15<br>11 : Battery voltage + 0.2                                                                                                                                                   |            |     |
|         |      |       |           |          | 9:0  | CPSLP                                                                                                                                                                                                                                                                                                                     | 1000000000 | R/W |
| 0x32    | 2    | 15:0  | VOMIN     | 16'h1DDD | R/W  | Minimum Clip threshold converted from<br>(V)<br>For example, set minimum clip threshold<br>= 2.85V, signal path gain = 11.1<br>VOMIN (DEC) = 2.85 × 32768 / Signal<br>path gain<br>VOMIN (HEX) = 20DD<br>Set VOMIN = 1DDD (default), signal path<br>gain = 11.1, minimum clip threshold =<br>2.59V.<br>16'b0 : No minimum |            |     |



| Address | Byte | Bits  | Bits Name                 | Default | Туре | Description                                                                                                                                                                                                                                                       |  |
|---------|------|-------|---------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:12 | Reserved                  | 0000    | R    | Reserved                                                                                                                                                                                                                                                          |  |
|         |      | 11    | EQU_SAMP_<br>DOWN_PEAK_EN | 1       | R/W  | <ul> <li>0 : Disable EQU_SAMP_DOWN_PEAK function</li> <li>1 : Enable to decrease signal peak by slew rate when 2 adjacent samples are equal in class-H mode when hold time is expired (default)</li> </ul>                                                        |  |
|         |      | 10    | max_audio_in12_<br>en     | 1       | R/W  | 0 : Audio_in1 = audio_in1<br>1 : Audio_in1 = max (audio_in1,<br>audio_in2) (default)                                                                                                                                                                              |  |
|         |      | 9     | SLEW_LIMIT_EN             | 1       | R/W  | 0 : Slew limit disable for boost class-H<br>1 : Slew limit enable for boost class-H<br>(default)<br>(Slew limit refers to SLEW_RATE)                                                                                                                              |  |
|         |      | 8     | CLASS_H_EN                | 1       | R/W  | 0 : Boost class-G<br>1 : Boost class-H (default)                                                                                                                                                                                                                  |  |
|         |      | 7:6   | BST_TOT                   | 01      | R/W  | <ul> <li>0 : Disable EQU_SAMP_DOWN_PEAK function</li> <li>1 : Enable to decrease signal peak by slew rate when 2 adjacent samples are equal in class-H mode when hold time is expired (default)</li> </ul>                                                        |  |
| 0x40    | 2    | 5:4   | SLEW_RATE                 | 01      | R/W  | When in boost mode -G, the up/down<br>slew rate is<br>00: 2.5mV/µs<br>01: 5mV/µs (default)<br>10: 10mV/µs<br>11: 20mV/µs<br>When in boost mode-H, the rate of signal<br>peak going up is no limit, but going down<br>to current signal is limited by<br>SLEW RATE |  |
|         |      |       |                           |         |      | 00 : 0.75mV/μs<br>01 : 1.5mV/μs (default)<br>10 : 3.0mV/μs<br>11 : 6.0mV/μs                                                                                                                                                                                       |  |
|         |      | 3     | PSM_EN                    | 1       | R/W  | 0 : Disable PSM<br>1 : Enable PSM (default)                                                                                                                                                                                                                       |  |
|         |      | 2     | DCM_EN                    | 1       | R/W  | 0 : Disable DCM<br>1 : Enable DCM (default)                                                                                                                                                                                                                       |  |
|         |      | 1:0   | BST_MODE                  | 00      | R/W  | Boost mode<br>00 : Disable (default)<br>01 : Battery<br>10 : Fixed<br>11 : Adaptive                                                                                                                                                                               |  |

## RICHTEK

| Address | Byte | Bits          | Bits Name | Default | Туре                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------|------|---------------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:12         | Reserved  | 0000    | R                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 0x41    |      | 11:6 BST_THT1 | 000011    | R/W     | Class-G :<br>VBST target in fixed mode or highest<br>VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT1 x<br>0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V<br>000011 : 3.5V (default)<br>110001 to 111111 : Reserved |                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|         | 2    |               |           |         |                                                                                                                                                                                                                                                         | Class-H :<br>Head room for output signal<br>= 1.1V + (BST_THT1 x 0.2V), Head room<br>= 1.7V (default)<br>e.g. 000000 : 1.1V, 000100 : 1.9V                                                                                                                                                                                                                                                       |  |
|         |      | 5:0           | BST_TH1   | 101111  | R/W                                                                                                                                                                                                                                                     | Class-G :<br>Boost threshold for BST_THT1<br>000000 : Disabled<br>000001 to 110001 : 1.3V + (BST_TH1 x<br>0.2 V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>101111 : 10.7V (default)<br>110010 to 111111 : Reserved<br>Class-H :<br>Set the maximum of VBST = 9.5V +<br>(BST_TH1[3:0] x 0.2V), the maximum of<br>VBST = 12.5V (default)<br>e.g. BST_TH1[3:0] = 1100, the maximum<br>of VBST = 11.9V |  |
| -       |      | 15:12         | Reserved  | 0000    | R                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 0x42    | 2    | 11:6          | BST_THT2  | 100001  | R/W                                                                                                                                                                                                                                                     | Middle VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT2 x<br>0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V<br>(default)<br>110001 to 111111 : Reserved                                                                                                                                                                                                      |  |
|         |      | 5:0           | BST_TH2   | 011011  | R/W                                                                                                                                                                                                                                                     | Boost threshold for BST_THT2<br>000000 : Disabled<br>000001 to 110000 : 1.3V + (BST_TH2 x<br>0.2V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>011011: 6.7V (default)<br>110001 to 111111 : Reserved                                                                                                                                                                                                 |  |



| Address | Byte | Bits  | Bits Name | Default  | Туре | Description                                                                                                                                                                                                |         |        |     |
|---------|------|-------|-----------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----|
|         |      | 15:12 | Reserved  | 0000     | R    | Reserved                                                                                                                                                                                                   |         |        |     |
| 0x43    | 2    | 11:6  | BST_THT3  | 010111   | R/W  | Lower VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT3 x<br>0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V,<br>010111 : 7.5V (default)<br>110001 to 111111 : Reserved  |         |        |     |
|         |      | 5:0   | BST_TH3   | 001111   | R/W  | Boost threshold for BST_THT3<br>000000 : Disabled<br>000001 to 110000 : 1.3V + (BST_TH3 x<br>0.2V)<br>e.g. 000001 : 1.5V, 100001 : 7.9V<br>001111 : 4.3V (default)<br>110001 to 111111 : Reserved          |         |        |     |
|         |      | 15:12 | Reserved  | 0000     | R    | Reserved                                                                                                                                                                                                   |         |        |     |
| 0x44    | 2    | 11:6  | BST_THT4  | 001011   | R/W  | Lowest VBST target in adaptive mode<br>000000 : Disabled<br>000001 to 110000 : 2.9V + (BST_THT4 x<br>0.2V)<br>e.g. 000001 : 3.1V, 100001 : 9.5V,<br>001011 : 5.1V (default)<br>110001 to 111111 : Reserved |         |        |     |
|         |      |       |           |          |      | 5:0                                                                                                                                                                                                        | BST_TH4 | 000111 | R/W |
| 0x45    | 2    | 7:0   | CC_MAX    | 10001000 | R/W  | 01101000 : 4A<br>01111000 : 5A<br>10001000 : 6A (default)<br>10011000 : 7A<br>CC_MAX resolution is 62.5mA/per code                                                                                         |         |        |     |



| Address | Byte | Bits  | Bits Name           | Default    | Туре | Description                                                                                                                               |  |
|---------|------|-------|---------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:7  | Reserved            | 000000000  | R    | Reserved                                                                                                                                  |  |
|         |      | 6     | OTP_MODE            | 0          | R/W  | 0 : Digital OTP to trigger auto-recovery<br>(default)<br>1 : Analog OTP flag to trigger<br>auto-recovery                                  |  |
|         |      | 5     | BST_OCP_MODE        | 1          | R/W  | 0 : Boost digital OCP if OCP_PROT_EN =<br>1<br>1 : Boost Analog OCP for limit PWM duty<br>(without OCP) (default)                         |  |
| 0x46    | 2    | 4     | AMP_OCP_PROT_<br>EN | 1          | R/W  | 0 : Disable speaker OCP protection<br>1 : Enable speaker OCP protection<br>(default)                                                      |  |
|         |      | 3     | OVP_PROT_EN         | 1          | R/W  | 0 : Disable OVP protection<br>1 : Enable OVP protection (default)                                                                         |  |
|         |      | 2     | UVP_PROT_EN         | 1          | R/W  | 0 : Disable UVP protection<br>1 : Enable UVP protection (default)                                                                         |  |
|         |      | 1     | BST_OCP_PROT_<br>EN | 1          | R/W  | 0 : Disable boost OCP protection<br>1 : Enable boost OCP protection (default)                                                             |  |
|         |      | 0     | OTP_PROT_EN         | 1          | R/W  | 0 : Disable OTP protection<br>1 : Enable OTP protection (default)                                                                         |  |
|         |      | 15:9  | Reserved            | 0000000    | R    | Reserved                                                                                                                                  |  |
| 0x47    | 2    | 8:0   | VPTAT_code          | 0          | R    | VPTAT code (DEC) = Chip temperature<br>(°C) + 273°C<br>e.g. VPTAT code = 100101010, VPTAT<br>code (DEC) = 298, chip temperature =<br>25°C |  |
|         |      | 15:10 | Reserved            | 000000     | R    | Reserved                                                                                                                                  |  |
| 0x48    | 2    | 9:0   | VBAT_code           | 0          | R    | Battery voltage (V) = VBAT code (DEC) /<br>160<br>e.g. 1010000000 = 640 (DEC),<br>Battery voltage = 640 / 160 = 4V                        |  |
|         |      | 15:5  | Reserved            | 0000000000 | R    | Reserved                                                                                                                                  |  |
| 0x68    |      | 4     | timeout_disable     | 0          | R/W  | 0 : Enter DRE if timeout to find zero<br>crossing (default)<br>1 : Not enter DRE if timeout to find zero<br>crossing                      |  |
|         | 2    | 3     | dre_method_sel      | 0          | R/W  | 0 : Enter DRE at zero crossing (default)<br>1 : Enter DRE if signal < threshold                                                           |  |
|         |      | 2:1   | DRE_HOLD_SEL        | 10         | R/W  | Hold time before entering DRE<br>00 : 16ms<br>01 : 32ms<br>10 : 64ms (default)<br>11 : 128ms                                              |  |
|         |      | 0     | DRE_EN              | 1          | R/W  | 0 : Disable DRE<br>1 : Enable DRE (default)                                                                                               |  |

| Address | Byte | Bits  | Bits Name      | Default    | Туре | Description                                                                                                                                                   |  |
|---------|------|-------|----------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:8  | Reserved       | 00000000   | R    | Reserved                                                                                                                                                      |  |
| 0x69    | 2    | 7:0   | DRE_THDMODE    | 01000000   | R/W  | Threshold = 20log (DRE_THDMODE<br>(DEC) $\times$ 2 ^ (-11)), DRE_THDMODE =<br>-30.1dB (default)                                                               |  |
|         |      | 15:10 | Reserved       | 000000     | R    | Reserved                                                                                                                                                      |  |
| 0x6A    | 2    | 9:0   | D_FINE_RISING  | 0000000000 | R/W  | Fine tune the enter time of digital dre<br>(= D_FINE_RISING(DEC) /12M)= 0s<br>(default)                                                                       |  |
|         |      | 15:10 | Reserved       | 000000     | R    | Reserved                                                                                                                                                      |  |
| 0x6B    | 2    | 9:0   | D_FINE_FALLING | 0000000000 | R/W  | Fine tune the leave time of digital dre<br>(= D_FINE_FALLING(DEC) /12M) = 0s<br>(default)                                                                     |  |
|         |      | 15:10 | Reserved       | 000000     | R    | Reserved                                                                                                                                                      |  |
| 0x6C    | 2    | 9:0   | A_FINE_RISING  | 0000000000 | R/W  | Fine tune the enter time of analog dre<br>(= A_FINE_RISING(DEC) /12M) = 0s<br>(default)                                                                       |  |
|         |      | 15:10 | Reserved       | 000000     | R    | Reserved<br>Fine tune the leave time of analog dre<br>(= A_FINE_FALLING (DEC)/12M) = 0s<br>(default)                                                          |  |
| 0x6D    | 2    | 9:0   | A_FINE_FALLING | 0000000000 | R/W  |                                                                                                                                                               |  |
|         |      | 15:8  | Reserved       | 0000000    | R    | Reserved                                                                                                                                                      |  |
|         |      | 7     | DC_FLAG        | 0          | R    | 0 : The DC condition is not occur (default)<br>1 : Indicate the DC condition is detected.<br>It will be automatically clear when AMP is<br>enabled.           |  |
|         |      | 6:5   | Reserved       | 00         | R    | Reserved                                                                                                                                                      |  |
|         |      | 4     | DC_PROT_EN     | 0          | R/W  | 0 : Disable DC protect (default)<br>1 : Enable DC protect                                                                                                     |  |
| 0x74    | 2    | 3:2   | DC_TIME_SEL    | 00         | R/W  | If the DC voltage > DC_TH for DC_TIME,<br>the DC condition is detected and<br>DC_FLAG = 1<br>00 : 100ms (default)<br>01 : 500ms<br>10 : 1000ms<br>11 : 1000ms |  |
|         |      | 1:0   | DC_TH_SEL      | 00         | R/W  | DC threshold<br>00 : 0.5V (default)<br>01 : 1.0V<br>10 : 2.0V<br>11 : 2.0V                                                                                    |  |
| 0xA6    | 2    | 9:8   | D_SET_VDDP_OV  | 00         | R/W  | VDDP over-voltage threshold setting<br>(rising)<br>00 : 16.6V (default)<br>01 : 15.7V<br>10 : 14.8V<br>11 : 14.1V                                             |  |

### RICHTEK

| Address | Byte | Bits  | Bits Name              | Default | Туре | Description                                                                                                             |  |
|---------|------|-------|------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------|--|
|         |      | 15:14 | Reserved               | 11      | R    | Reserved                                                                                                                |  |
|         |      | 13    | D_CS_EN                | 1       | R/W  | 0 : Disable current sense<br>1 : Enable current sense (default)                                                         |  |
|         |      | 12    | D_CSVS_REFBUF<br>_EN   | 1       | R/W  | Current / Voltage reference buffer<br>0 : Disable<br>1 : Enable (default)                                               |  |
|         | 2    | 11    | D_VS_EN                | 1       | R/W  | 0 : Disable voltage sense<br>1 : Enable voltage sense (default)                                                         |  |
| 0xB6    |      | 10    | D_VS_BIAS              | 1       | R/W  | 0 : Half voltage sense bias current<br>1 : Max. voltage sense bias current<br>(default)                                 |  |
|         |      | 9:5   | Reserved               | 11111   | R    | Reserved                                                                                                                |  |
|         |      | 4:0   | IDAC_GAIN_SEL<br>[4:0] | 10010   | R/W  | Gain range 0dB to 23dB<br>00000 : 0dB<br>00001 : 1dB<br><br>10010 : 18dB (default)<br>10111 : 23dB<br>Others : Reserved |  |





### **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|--------------|---------------|-----------------------------|-------|--|
| Symbol | Min          | Max           | Min                         | Max   |  |
| A      | 0.420        | 0.520         | 0.017                       | 0.020 |  |
| A1     | 0.170        | 0.230         | 0.007                       | 0.009 |  |
| b      | 0.240        | 0.300         | 0.009                       | 0.012 |  |
| D      | 2.530        | 2.610         | 0.100                       | 0.103 |  |
| D1     | 2.0          | 000           | 0.079                       |       |  |
| E      | 2.530        | 2.610         | 0.100                       | 0.103 |  |
| E1     | 2.0          | 000           | 0.079                       |       |  |
| е      | 0.4          | 100           | 0.016                       |       |  |

36B WL-CSP 2.57x2.57 Package (BSC)

### **Footprint Information**



| Dookogo                 | Number of | Turpo | Footpri | Toloranco |       |           |  |
|-------------------------|-----------|-------|---------|-----------|-------|-----------|--|
| Package                 | Pin       | туре  | е       | А         | В     | Tolerance |  |
|                         | 26        | NSMD  | 0.400   | 0.240     | 0.340 | 0.025     |  |
| WL-USP2.57 2.57-30(BSC) | 30        | SMD   | 0.400   | 0.270     | 0.240 | ±0.025    |  |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

www.richtek.com