# <u>RICHTEK®</u>



#### Sample & Buy

## RT5751A/B

## 6V, 1A, ACOT<sup>®</sup> Buck Converter

### **1** General Description

The RT5751A/B is a simple, easy-to-use, 1A synchronous step-down converter with an input supply voltage range from 2.5V to 6V. The device builds in an accurate 0.6V reference voltage and integrates low RDS(ON) power MOSFETs to achieve high efficiency in a WDFN-6L 2x2 package.

The RT5751A/B adopts Advanced Constant On-Time (ACOT<sup>®</sup>) control architecture to provide an ultrafast transient response with few external components and to operate at nearly constant switching frequency over the line, load, and output voltage range. The RT5751A operates in automatic PSM that maintains high efficiency during light load operation. The RT5751B operates in Forced PWM that helps to meet tight voltage regulation accuracy requirements.

The RT5751A/B senses both MOSFETs current for a robust overcurrent protection. The device features cycle-by-cycle current-limit protection to prevent the device from the catastrophic damage in output short circuit, overcurrent, or inductor saturation. A built-in soft-start function prevents inrush current during startup. The device also includes input undervoltagelockout, output undervoltage protection, and overtemperature protection to provide safe and smooth operation in all operating conditions. The recommended junction temperature range is -40°C to 125°C.

### 2 Features

• Input Voltage Range from 2.5V to 6V

Evaluation Boards

- Integrated 120m $\Omega$  and 80m $\Omega$  MOSFETs
- 1A Output Current, up to 95% Efficiency
- 100% Duty Cycle for Lowest Dropout
- 1% Internal Reference Voltage
- 1.5MHz Typical Switching Frequency
- Power Saving Mode for Light Loads (RT5751A)
- Low Quiescent Current: 25μA (Typical)
- Fast Advanced Constant On-Time (ACOT<sup>®</sup>) Control
- Internal Soft-Startup (0.6ms)
- Enable Control Input
- Power-Good Indicator
- Both MOSFETs Overcurrent Protection
- Negative Overcurrent Protection (RT5751B)
- Input Undervoltage-Lockout Protection
- Hiccup-Mode Output Undervoltage Protection
- Over-Temperature Protection

### **3** Applications

- Mobile Phones and Handheld Devices
- Set-Top Boxes, Cable Modems, and xDSL Platforms
- WLAN ASIC Power/Storage (SSD and HDD)
- General Purpose for POL LV Buck Converters

### 4 Simplified Application Circuit







### **5** Ordering Information

### RT5751



### **6 Marking Information**

#### RT5751AHGQW



5A : Product Code W : Date Code

RT5751BHGQW



59 : Product Code W : Date Code

#### Note 1.

- Marked with (1) indicated: Compatible with the current requirements of IPC/JEDEC J-STD-020.
- Marked with <sup>(2)</sup> indicated: Richtek products are Richtek Green Policy compliant.

#### Copyright © 2024 Richtek Technology Corporation. All rights reserved. www.richtek.com



## **Table of Contents**

| Gener           | al Description 1                       |
|-----------------|----------------------------------------|
| Featur          | es1                                    |
| Applic          | ations 1                               |
| Simpli          | fied Application Circuit1              |
| )rderi          | ng Information 2                       |
| <b>//ark</b> ir | g Information2                         |
| Pin Co          | onfiguration 4                         |
| uncti           | onal Pin Description4                  |
|                 | onal Block Diagram4                    |
| Absol           | ute Maximum Ratings 5                  |
|                 | atings 5                               |
| Recon           | nmended Operating Conditions5          |
|                 | al Information 5                       |
|                 | cal Characteristics6                   |
| Туріса          | I Application Circuit8                 |
| Туріса          | I Operating Characteristic9            |
| Opera           | tion14                                 |
| 17.1            | Advanced Constant On-Time Control      |
|                 | and PWM Operation14                    |
| 17.2            | Power Saving Mode (RT5751A)14          |
| 17.3            | Enable Control14                       |
| 17.4            | Soft-Start (SS)14                      |
| 17.5            | Maximum Duty Cycle Operation15         |
| 17.6            | Power-Good Indication15                |
| 17.7            | Input Undervoltage-Lockout16           |
| 17.8            | Overcurrent Protection16               |
| 17.9            | Negative Overcurrent Limit (RT5751B)17 |
| 17.10           | Output Active Discharge17              |
| 17.11           | Hiccup-Mode Output Undervoltage        |
|                 | Protection17                           |
| 17.12           | Over-Temperature Protection18          |

| 18 | Applic | ation Information                    | 19 |
|----|--------|--------------------------------------|----|
|    | 18.1   | Inductor Selection                   |    |
|    | 18.2   | Input Capacitor Selection            | 19 |
|    | 18.3   | Output Capacitor Selection           | 21 |
|    | 18.4   | Output Ripple                        | 21 |
|    | 18.5   | Output Transient Undershoot          |    |
|    |        | and Overshoot                        | 21 |
|    | 18.6   | Output Voltage Setting               | 22 |
|    | 18.7   | EN Pin for Start-Up and Shutdown     |    |
|    |        | Operation                            |    |
|    | 18.8   | Power-Good Output                    | 23 |
|    | 18.9   | Thermal Considerations               | 23 |
|    | 18.10  | Layout Considerations                | 24 |
| 19 | Outlin | e Dimension                          | 26 |
| 20 | Footp  | rint Information                     | 27 |
| 21 | Packir | ng Information                       | 28 |
|    | 21.1   | Tape and Reel Data                   | 28 |
|    | 21.2   | Tape and Reel Packing                | 29 |
|    | 21.3   | Packing Material Anti-ESD Property - | 30 |
| 22 | Datasl | heet Revision History                |    |



## 7 Pin Configuration



#### WDFN-6L 2x2

### 8 Functional Pin Description

| Pin No.            | Pin Name | Pin Function                                                                                                                                                                                                                                                           |
|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                  | PG       | Power-good indicator. The output of this pin is an open-drain with external pull-up resistor. After soft-startup, PG is pulled up when the FB voltage is within 90% (typical). The PG status is low while EN is disabled.                                              |
| 2                  | EN       | Enable control input. Connecting this pin to logic high enables the device, and connecting this pin to GND disables the device. Do not leave this pin floating.                                                                                                        |
| 3                  | VIN      | Power input. The input voltage range is from 2.5V to 6V. Connect input capacitors directly to this pin and GND pins. MLCC with capacitance higher than $10\mu$ F is recommended.                                                                                       |
| 4                  | SW       | This pin is the switch node connected to the internal switch. Connect this pin to the inductor.                                                                                                                                                                        |
| 5, 7 (Exposed Pad) | GND      | Power ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                                                                                      |
| 6                  | FB       | Feedback voltage input. Connect this pin to the midpoint of the external feedback resistive divider to set the output voltage of the converter to the desired regulation level. The device regulates the FB voltage at the Feedback Reference Voltage, typically 0.6V. |

## 9 Functional Block Diagram



## RICHTEK

### **10 Absolute Maximum Ratings**

#### (<u>Note 2</u>)

| Supply Input Voltage, VIN                             | -0.3V to $6.5V$ |
|-------------------------------------------------------|-----------------|
| Switch Voltage, SW                                    | –0.3V to 6.5V   |
| < 50ns                                                | -2.5V to 9V     |
| Other Pins                                            | –0.3V to 6.5V   |
| <ul> <li>Power Dissipation, PD @ TA = 25°C</li> </ul> |                 |
| WDFN-6L 2x2                                           | 1.74W           |
| Lead Temperature (Soldering, 10 sec.)                 | 260°C           |
| Junction Temperature                                  | 150°C           |
| Storage Temperature Range                             | –65°C to 150°C  |

**Note 2**. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

### 11 ESD Ratings

#### (<u>Note 3</u>)

ESD Susceptibility
 HBM (Human Body Model)-----2kV

Note 3. Devices are ESD sensitive. Handling precautions are recommended.

### **12 Recommended Operating Conditions**

#### (<u>Note 4</u>)

| ٠ | Supply Input Voltage       | 2.5V to 6V     |
|---|----------------------------|----------------|
| ٠ | Output Voltage             | 0.6V to VIN    |
| • | Junction Temperature Range | –40°C to 125°C |

Note 4. The device is not guaranteed to function outside its operating conditions.

### **13 Thermal Information**

#### (Note 5 and Note 6)

|                     | Thermal Parameter                                       | WDFN-6L 2x2 | Unit |
|---------------------|---------------------------------------------------------|-------------|------|
| θја                 | Junction-to-ambient thermal resistance (JEDEC standard) | 47.5        | °C/W |
| θJC(Top)            | Junction-to-case (top) thermal resistance               | 11.5        | °C/W |
| $\theta$ JC(Bottom) | Junction-to-case (bottom) thermal resistance            | 7.8         | °C/W |
| θJA(EVB)            | Junction-to-ambient thermal resistance (specific EVB)   | 57.4        | °C/W |
| ΨJC(Top)            | Junction-to-top characterization parameter              | 9.1         | °C/W |

Note 5.  $\theta_{JA}$  and  $\theta_{JC}$  are measured or simulated at TA = 25°C based on the JEDEC 51-7 standard.

Note 6.  $\theta_{JA(EVB)}$  and  $\Psi_{JC(TOP)}$  are measured on a high effective-thermal-conductivity four-layer test board which is in size of 70mm x 50mm; furthermore, all layers with 1 oz. Cu. Thermal resistance/parameter values may vary depending on the PCB material, layout, and test environmental conditions.

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### **14 Electrical Characteristics**

(V<sub>IN</sub> = 3.6V,  $T_A$  = 25°C, unless otherwise specified.)

| Parameter                                 | Symbol         | Test Conditions                      | Min  | Тур  | Max  | Unit  |  |
|-------------------------------------------|----------------|--------------------------------------|------|------|------|-------|--|
| Supply Voltage                            | Supply Voltage |                                      |      |      |      |       |  |
| VIN Supply Input Voltage                  | Vin            |                                      | 2.5  |      | 6    | V     |  |
| Undervoltage-Lockout Rising<br>Threshold  | VUVLO_R        | VIN rising                           | 2.15 | 2.3  | 2.47 | V     |  |
| Undervoltage-Lockout<br>Hysteresis        | VUVLO_HYS      |                                      |      | 300  |      | mV    |  |
| Shutdown Current                          | ISHDN          | V <sub>EN</sub> = 0V                 |      | 0.3  | 1    | μΑ    |  |
| Quiescent Current (RT5751A)               |                | 1/(2) = 21/(1/(2) = 0.62)/(2)        |      | 25   | 35   |       |  |
| Quiescent Current (RT5751B)               | - IQ           | VEN = 2V, VFB = 0.63V                |      | 300  |      | μA    |  |
| Soft-Start                                |                |                                      |      |      |      |       |  |
| Soft-Start Time                           | tss            | 10%Vout to 90%Vout                   |      | 0.6  |      | ms    |  |
| Enable Voltage                            |                |                                      |      |      |      |       |  |
| EN Input Voltage Rising<br>Threshold      | Ven_r          | EN high-level input voltage          | 0.6  | 0.82 | 0.95 | V     |  |
| EN Input Voltage Falling<br>Threshold     | Ven_f          | EN low-level input voltage           | 0.5  | 0.76 | 0.9  | V     |  |
| Feedback Voltage and Dischar              | ge Resistanc   | e                                    |      |      |      | 1     |  |
| Feedback Voltage                          | Vfb            |                                      | 594  | 600  | 606  | mV    |  |
| FB Pin Current                            | IFB            | $V_{FB} = 0.6V, T_{A} = 25^{\circ}C$ | -0.1 | 0    | 0.1  | μΑ    |  |
| Internal MOSFET                           |                |                                      |      |      |      |       |  |
| On-Resistance of High-Side<br>MOSFET      | RDSON_H        |                                      |      | 120  |      | mΩ    |  |
| On-Resistance of Low-Side<br>MOSFET       | RDSON_L        |                                      |      | 80   |      | 11152 |  |
| Current Limit                             |                |                                      |      |      | -    |       |  |
| High-Side Switch Current Limit            | ILIM_H         |                                      | 1.85 | 2.65 |      |       |  |
| Low-Side Switch Current Limit             | ILIM_L         |                                      | 1.05 | 1.55 | 2.05 | A     |  |
| Low-Side Switch Negative<br>Current Limit | ILIM_NL        |                                      |      | 1.5  |      |       |  |
| Switching Frequency                       |                |                                      | •    |      |      |       |  |
| Switching Frequency                       | fsw            |                                      |      | 1.5  |      | MHz   |  |
| On-Time Timer Control                     |                |                                      |      |      |      |       |  |
| Minimum Off-Time                          | toff_min       |                                      |      | 80   |      | ns    |  |
| Hiccup-Mode Output Undervol               | _              | on                                   |      | 1    | 1    | 1     |  |
| UVP Trip Threshold                        | VUVP           | Hiccup detect                        |      | 50   |      | %     |  |
| Over-Temperature Protection               |                |                                      |      | 1    | 1    | 1     |  |
| Over-Temperature Protection<br>Threshold  | Тотр           |                                      |      | 150  |      |       |  |
| Over-Temperature Protection<br>Hysteresis | TOTP_HYS       |                                      |      | 30   |      | °C    |  |

## RICHTEK

## RT5751A/B

| Parameter                     | Symbol              | Test Conditions          | Min | Тур | Max | Unit |  |
|-------------------------------|---------------------|--------------------------|-----|-----|-----|------|--|
| Power-Good Function           | Power-Good Function |                          |     |     |     |      |  |
| Power-Good High Threshold     | Vth_pglh            | VFB rising, PG goes high |     | 90  |     | %    |  |
| Power-Good High Hysteresis    | $\Delta VTH_PGLH$   | VFB falling, PG goes low |     | 5   |     | %    |  |
| Power-Good Falling Delay Time |                     |                          |     | 60  |     | μS   |  |
| Output Discharge Resistor     |                     |                          |     |     |     |      |  |
| Discharge Resistor            | RDISCHG             |                          |     | 150 |     | Ω    |  |



## **15 Typical Application Circuit**



#### **Table 1. Suggested Component Values**

| Vout (V) | <b>R</b> FB1 ( <b>k</b> Ω) | <b>R</b> ғв2 (kΩ) | <b>L (</b> μ <b>H)</b> | C <sub>FF</sub> (pF) |
|----------|----------------------------|-------------------|------------------------|----------------------|
| 3.3      | 45                         | 10                | 1.5                    |                      |
| 1.8      | 20                         | 10                | 1.5                    |                      |
| 1.5      | 15                         | 10                | 1.5                    |                      |
| 1.2      | 10                         | 10                | 1.5                    |                      |
| 1.05     | 7.5                        | 10                | 1.5                    |                      |
| 1        | 6.65                       | 10                | 1.5                    |                      |

#### **Table 2. Recommended External Components**

| Component              | Description           | Vendor P/N                                            |
|------------------------|-----------------------|-------------------------------------------------------|
| Cin                    | 10μF, 6.3V, X5R, 0603 | 0603X106M6R3 (WALSIN)<br>GRM188R60J106ME84 (MURATA)   |
| Cout ( <u>Note 7</u> ) | 10μF, 6.3V, X5R, 0603 | 0603X106M6R3 (WALSIN)<br>GRM188R60J106ME84 (MURATA)   |
| L                      | 1.5µH                 | DFE252010F-1R5 (MURATA)<br>HMLQ25201B-1R5MSR (CYNTEC) |

Note 7. Considering the effective capacitance de-rated with biased voltage level and size, the COUT component needs to satisfy the effective capacitance at least  $4\mu F$  for  $V_{OUT}$  = 3.3V and  $7\mu F$  for  $V_{OUT}$  < 3.3V for stable and normal operation.

### 16 Typical Operating Characteristic

RICHTEK



#### Efficiency vs. Output Current 100 90 80 V<sub>OUT</sub> = 3.3V 70 V<sub>OUT</sub> = 1.8V Efficiency (%) 60 $V_{OUT} = 1V$ 50 40 30 20 10 RT5751A, V<sub>IN</sub> = 5V 0 0.001 0.01 0.1 1 Output Current (A)





Efficiency vs. Output Current





is a registered trademark of Richtek Technology Corporation.

Copyright © 2024 Richtek Technology Corporation. All rights reserved. **RICHTEK** DS5751A/B-01 October 2024





## RICHTEK



11







Output Ripple Voltage





 Copyright © 2024 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 DS5751A/B-01
 October
 2024

## RICHTEK

## RT5751A/B



### 17 Operation

The RT5751A/B is a high-efficiency, synchronous step-down converter that can deliver up to 1A output current from a 2.5V to 6V input supply.

#### 17.1 Advanced Constant On-Time Control and PWM Operation

The RT5751A/B adopts ACOT<sup>®</sup> control for its ultrafast transient response, low external component count, and stability with low ESR MLCC output capacitors. When the feedback voltage falls below the feedback reference voltage, the minimum off-time one-shot (80ns, typical) has timed out and the inductor current is below the current-limit threshold, then the internal on-time one-shot circuitry is triggered, and the high-side switch is turned on. Since the minimum off-time is short, the device exhibits an ultrafast transient response and enables the use of smaller output capacitance.

The on-time is inversely proportional to input voltage and directly proportional to output voltage to achieve pseudofixed frequency over the input voltage range. After the on-time one-shot timer expires, the high-side switch is turned off, and the low-side switch is turned on until the on-time one-shot is triggered again. In the steady state, the error amplifier compares the feedback voltage VFB and an internal reference voltage. If the virtual inductor current ramp voltage is lower than the output of the error amplifier, a new pre-determined fixed on-time will be triggered by the on-time one-shot generator.

#### 17.2 Power Saving Mode (RT5751A)

The RT5751A automatically enters power-saving mode (PSM) at light load to maintain high efficiency. As the load current decreases and eventually the inductor current ripple valley touches the zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The low-side switch is turned off when the zero inductor current is detected. As the load current is further decreased, it takes longer time to discharge the output capacitor to the level that requires the next on-time. The switching frequency decreases and is proportional to the load current to maintain high efficiency at light load.

#### 17.3 Enable Control

The RT5751A/B provides an EN pin, as an external chip enable control, to enable or disable the device. If VEN is held below a logic-low threshold voltage (VEN\_F) of the enable input (EN), the converter will disable output voltage, that is, the converter is disabled, and switching is inhibited even if the VIN voltage is above VIN undervoltage-lockout rising threshold (VUVLO\_R). During shutdown mode, the supply current can be reduced to ISHDN (1 $\mu$ A or below). If the EN voltage rises above the logic-high threshold voltage (VEN\_R) while the VIN voltage is higher than the UVLO threshold, the device will be turned on, that is, the switching is enabled and the soft-start sequence is initiated. Do not leave this pin floating.

#### 17.4 Soft-Start (SS)

The RT5751A/B provides an internal soft-start feature for inrush control. At power-up, the internal capacitor is charged by an internal current source to generate a soft-start ramp voltage as a reference voltage to the PWM comparator. The device will initiate switching and the output voltage will smoothly ramp up to its targeted regulation voltage only after this ramp voltage is greater than the feedback voltage VFB to ensure the converters have a smooth start-up from a pre-biased output. The output voltage starts to rise in 0.1ms from EN rising, and the soft-start ramp-up time (10%VOUT to 90%VOUT) is 0.6ms.







Figure 1. Start-Up Sequence

#### 17.5 Maximum Duty Cycle Operation

The RT5751A/B is designed to operate in dropout at the high duty cycle approaching 100%. If the operational duty cycle is large and the required off time becomes smaller than minimum off time, the RT5751A/B starts to enable the skip off time function and keeps the high-side MOSFET switch on continuously. The RT5751A/B implements the skip off time function to achieve a high duty approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of the application. The input voltage at which the devices enter dropout changes depending on the input voltage, output voltage, switching frequency, load current, and the efficiency of the design.

#### 17.6 Power-Good Indication

The RT5751A/B features an open-drain power-good output (PG) to monitor the output voltage status. The output delay of the comparator prevents false flag operation for short excursions in the output voltage, such as during line and load transients. Pull-up PG with a resistor to VOUT or an external voltage below 6V. When VIN voltage rises above VUVLO\_R, the power-good function is activated. After soft-start is finished, the PG pin is controlled by a comparator connected to the feedback signal VFB. If VFB rises above a power-good high threshold (VTH\_PGLH) (typically 90% of the reference voltage), the PG pin will be in high impedance and VPG will be held high. When VFB falls short of the power-good low threshold (VTH\_PGHL) (typically 85% of the reference voltage), the PG pin will be pulled low after a certain delay (typically 60µs) elapsed. Once started up, if any internal protection is triggered, PG will be pulled low to GND. The internal open-drain pull-down device (typically 10Ω) will pull the PG pin low. The power-good indication profile is shown below.



Figure 2. The Logic of PG



| C        | onditions                      | PG Pin         |  |
|----------|--------------------------------|----------------|--|
| Enable   | Ven > Ven_r,<br>Vfb > Vth_pglh | High Impedance |  |
|          | Ven > Ven_r,<br>Vfb < Vth_pghl | Low            |  |
| Shutdown | Ven < Ven_f                    | Low            |  |
| OTP      | Tj > Totp                      | Low            |  |

#### Table 3. PG Pin Status

#### 17.7 Input Undervoltage-Lockout

In addition to the EN pin, the RT5751A/B also provides enable control through the VIN pin. If VEN rises above VEN\_R first, switching will still be inhibited until the VIN voltage rises above VUVLO\_R. This is to ensure that the internal regulator is ready, preventing operation with not-fully-enhanced internal MOSFET switches. After the device is powered up, if the input voltage VIN goes below the UVLO falling threshold voltage (VUVLO\_R – VUVLO\_HYS), the switching will be inhibited. If VIN rises above the UVLO rising threshold (VUVLO\_R), the device will resume normal operation with a complete soft-start.

#### 17.8 Overcurrent Protection

The RT5751A/B features cycle-by-cycle current-limit protection on both the high-side and low-side MOSFETs and prevents catastrophic damage in output short circuit, overcurrent, or inductor saturation.

The high-side MOSFET overcurrent protection is achieved by an internal current comparator that monitors the current in the high-side MOSFET during each on-time. The switch current is compared with the high-side switch peak-current limit (I<sub>LIM\_H</sub>) after a certain delay when the high-side switch is turned on each cycle. If an overcurrent condition occurs, the converter will immediately turn off the high-side switch and turn on the low-side switch to prevent the inductor current exceeding the high-side current limit.

The low-side MOSFET overcurrent protection is achieved by measuring the inductor current through the synchronous rectifier (low-side switch) during the low-side on-time. Once the current rises above the low-side switch valley current limit (I<sub>LIM\_L</sub>), the on-time one-shot will be inhibited until the inductor current ramps down to the current limit level (I<sub>LIM\_L</sub>), that is, another on-time can only be triggered when the inductor current goes below the low-side current limit. If the output load current exceeds the available inductor current (clamped by the low-side current limit), the output capacitor needs to supply the extra current such that the output voltage will begin to drop. If it drops below the output undervoltage protection trip threshold, the IC will stop switching to avoid excessive heat.





#### **Overcurrent Protection**



#### 17.9 Negative Overcurrent Limit (RT5751B)

The RT5751B is the part which is forced to PWM and allows negative current operation. In the case of PWM operation, high negative current may be generated as an external power source which is tied to output terminal unexpectedly. As the risk described above, the internal circuit monitors negative current in each on-time interval of low-side MOSFET and compares it with the NOC threshold. Once the negative current exceeds the NOC threshold, the low-side MOSFET is turned off immediately, and then the high-side MOSFET will be turned on to discharge the energy of the output inductor. This behavior can keep the valley of negative current at the NOC threshold to protect the low-side MOSFET. However, the negative current cannot be limited to the NOC threshold anymore once the minimum off-time is reached.

#### 17.10 Output Active Discharge

When the RT5751A/B is disabled by the EN pin, UVLO or OTP, the device discharges the output capacitors (via SW pins) through an internal discharge resistor ( $150\Omega$ ) connected to ground. This function prevents the reverse current flow from the output capacitors to the input capacitors once the input voltage collapses. It does not need to rely on another active discharge circuit for discharging output capacitors. This function will be turned off when the fault condition is removed.

#### 17.11 Hiccup-Mode Output Undervoltage Protection

The RT5751A/B includes output undervoltage protection (UVP) against overload or short-circuited conditions by constantly monitoring the feedback voltage VFB. If VFB drops below the undervoltage protection trip threshold (typically 50% of the internal feedback reference voltage), the UV comparator will go high to turn off both the internal high-side and low-side MOSFET switches. The RT5751A/B will enter output undervoltage protection with hiccup mode. During hiccup mode, the IC will shut down for tHICCUP\_OFF (2.4ms), and then attempt to recover automatically for tHICCUP\_ON (1.2ms). Upon completion of the soft-start sequence, if the fault condition is removed, the converter will resume normal operation; otherwise, such a cycle for auto-recovery will be repeated until the fault condition is cleared. Hiccup mode allows the circuit to operate safely with low input current and power dissipation, and then resume normal operation as soon as the overload or short-circuit condition is removed. A short-circuit protection and recovery profile is shown below.

## RICHTEK



#### **Short-Circuit Protection and Recovery**



#### 17.12 Over-Temperature Protection

The RT5751A/B includes an over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down switching operation when the junction temperature exceeds an over-temperature protection threshold (ToTP). Once the junction temperature cools down by an over-temperature protection hysteresis (ToTP\_HYS), the IC will resume normal operation with a complete soft-start.

Note that the over-temperature protection is intended to protect the device during momentary overload conditions. The protection is activated outside of the absolute maximum range of operation as a secondary fail-safe and therefore should not be relied upon operationally. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

### **18 Application Information**

#### (<u>Note 8</u>)

The output stage of a synchronous buck converter is composed of an inductor and capacitor, which store and deliver energy to the load, and form a second-order low-pass filter to smooth out the switch node voltage to maintain a regulated output voltage.

#### 18.1 Inductor Selection

The inductor selection makes trade-offs among size, cost, efficiency, and transient response requirements. Generally, three key inductor parameters are specified for operation with the device: inductance value (L), inductor saturation current (ISAT), and DC resistance (DCR).

A good compromise between size and loss is to choose the peak-to-peak ripple current to be equal to 20% to 50% of the IC rated current. The switching frequency, input voltage, output voltage, and selected inductor ripple current determine the inductor value as follows:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_L}$$

Once an inductor value is chosen, the ripple current ( $\Delta I_L$ ) is calculated to determine the required peak inductor current.

 $\Delta I_L = \frac{V_{OUT} \times \left(V_{IN} - V_{OUT}\right)}{V_{IN} \times f_{SW} \times L} \text{ and } I_{L(PEAK)} = I_{OUT(MAX)} + \frac{\Delta I_L}{2}$ 

 $I_{L(PEAK)}$  should not exceed the minimum value of the high-side switch current limit. Besides, the current flowing through the inductor is the inductor ripple current plus the output current. During power-up, fault conditions, or transient load changes, the inductor current can increase above the peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

Considering <u>Typical Application Circuit</u> for 1V output at 1A and an input voltage of 5V, using an inductor ripple of 0.35A (35% of the IC rated current), the calculated inductance value is:

$$L = \frac{1 \times (5 - 1)}{5 \times 1.5 MHz \times 0.35A} = 1.52 \mu H$$

For typical applications, a standard inductance value of  $1.5\mu$ H can be selected.

$$\Delta I_L = \frac{1 \times (5-1)}{5 \times 1.5 \text{MHz} \times 1.5 \mu \text{H}} = 0.36 \text{A} (36\% \text{ of the IC rated current}) \text{ and } I_{L(\text{PEAK})} = 1 \text{A} + \frac{0.36 \text{A}}{2} = 1.18 \text{A}$$

For the  $1.5\mu$ H value, the inductor's saturation and thermal rating should exceed at least 1.18A. For more conservative, the rating for the inductor saturation current must be equal to or greater than the switch current limit of the device rather than the peak inductor current.

For EMI-sensitive applications, choosing a shielded type inductor is preferred.

#### 18.2 Input Capacitor Selection

Input capacitance, CIN, is needed to filter the pulsating current at the drain of the high-side power MOSFET. CIN should be sized to prevent large variations in the input voltage. The waveform of the CIN ripple voltage and ripple current is shown in <u>Figure 5</u>. The peak-to-peak voltage ripple on the input capacitor can be estimated using the <u>following equation</u>:



$$\Delta V_{CIN} = D \times I_{OUT} \times \left(\frac{1 - D}{C_{IN} \times f_{SW}}\right) + I_{OUT} \times ESR$$

where

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}} \times \eta}$$

For ceramic capacitors, which have a very low the equivalent series resistance (ESR), the ripple caused by ESR can be ignored, and the minimum input capacitance can be estimated as equation below:

 $C_{\text{IN}_{\text{MIN}}} = I_{\text{OUT}_{\text{MAX}}} \times \frac{D(1-D)}{\Delta V_{\text{CIN}_{\text{MAX}}} \times f_{\text{SW}}}$ 

where  $\Delta V_{CIN\_MAX} \leq 100 mV$ 





In addition, the input capacitor needs to have a very low ESR and must be rated to handle the worst-case RMS input current of:

 $I_{RMS} \cong I_{OUT\_MAX} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$ 

It is common to use the worst-case  $I_{RMS} \cong I_{OUT}/2$  at  $V_{IN} = 2V_{OUT}$  for design. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further de-rate the capacitor, or choose a capacitor rated at a higher temperature than required.

Several capacitors may also be connected in parallel to meet size, height, and thermal requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

Ceramic capacitors are ideal for switching regulator applications due to their small size, robustness, and very low ESR. However, care must be taken when these capacitors are used at the input. A ceramic input capacitor combined with trace or cable inductance forms a high quality (underdamped) tank circuit. If the RT5751A/B circuit is connected to a active supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided by connecting the low ESR ceramic input capacitor in parallel with a bulk capacitor that has a higher ESR to damp the voltage ringing.

The input capacitor should be placed as close as possible to the VIN pins, with a low inductance connection to the GND of the IC. In addition to a larger bulk capacitor, a small ceramic capacitor of  $0.1\mu$ F should be placed close to the VIN and GND pins. This capacitor should be 0402 or 0603 in size.

## RICHTEK

#### 18.3 Output Capacitor Selection

The RT5751A/B are optimized for use with ceramic output capacitors and the best performance will be obtained using them. The total output capacitance value is usually determined by the desired output voltage ripple level and transient response requirements for sag (undershoot on load apply) and soar (overshoot on load release).

#### 18.4 Output Ripple

The output voltage ripple at the switching frequency is a function of the inductor current ripple passing through the output capacitor's impedance. To derive the output voltage ripple, the output capacitor, C<sub>OUT</sub>, and its equivalent series resistance, RESR, must be taken into consideration. The output peak-to-peak ripple voltage VRIPPLE, caused by the inductor current ripple  $\Delta$ IL, is characterized by two components, which are ESR ripple VRIPPLE(ESR) and capacitive ripple VRIPPLE(C), can be expressed as follows:

$$\begin{split} & \mathsf{V}_{\mathsf{R}\mathsf{I}\mathsf{P}\mathsf{P}\mathsf{L}\mathsf{E}} = \mathsf{V}_{\mathsf{R}\mathsf{I}\mathsf{P}\mathsf{P}\mathsf{L}\mathsf{E}(\mathsf{E}\mathsf{S}\mathsf{R})} + \mathsf{V}_{\mathsf{R}\mathsf{I}\mathsf{P}\mathsf{P}\mathsf{L}\mathsf{E}(\mathsf{C})} \\ & \mathsf{V}_{\mathsf{R}\mathsf{I}\mathsf{P}\mathsf{P}\mathsf{L}\mathsf{E}(\mathsf{E}\mathsf{S}\mathsf{R})} = \Delta \mathsf{I}_{\mathsf{L}} \times \mathsf{R}\mathsf{E}\mathsf{S}\mathsf{R} \\ & \mathsf{V}_{\mathsf{R}\mathsf{I}\mathsf{P}\mathsf{P}\mathsf{L}\mathsf{E}(\mathsf{C})} = \frac{\Delta \mathsf{I}_{\mathsf{L}}}{8 \times \mathsf{C}_{\mathsf{OUT}} \times \mathsf{f}_{\mathsf{SW}}} \end{split}$$

If ceramic capacitors are used as the output capacitors, both the components need to be considered due to the extremely low ESR and relatively small capacitance.

For the RT5751A/B's <u>Typical Application Circuit</u> for 1V output voltage, with an actual inductor current ripple ( $\Delta I_L$ ) of 0.36A. Taking the 10µF ceramic capacitors of GRM188R60J106ME84 from Murata as an example, the output ripple of the output capacitor is as follows:

The ripple caused by the ESR of about  $5m\Omega$  can be calculated as:

 $V_{RIPPLE(ESR)} = 0.36A \times 5m\Omega = 1.8mV$ 

Due to DC bias capacitance degrading, the effective capacitance at the output voltage of 1V is reduced from  $10\mu$ F to about  $8\mu$ F.

 $V_{\text{RIPPLE}(\text{C})} = \frac{0.36\text{A}}{8 \times 8 \mu F \times 1.5 \text{MHz}} = 3.75 \text{mV}$  $V_{\text{RIPPLE}} = 1.8 \text{mV} + 3.75 \text{mV} = 5.55 \text{mV}$ 

#### 18.5 Output Transient Undershoot and Overshoot

In addition to voltage ripple at the switching frequency, the output capacitor and its ESR also affect the voltage sag (undershoot) and soar (overshoot) when the load steps up and down abruptly. The ACOT<sup>®</sup> transient response is very quick and output transients are usually small. The following section shows how to calculate the worst-case voltage swings in response to very fast load steps.

The output voltage transient undershoot and overshoot each have two components: the voltage steps caused by the output capacitor's ESR, and the voltage sag and soar due to the finite output capacitance and the inductor current slew rate. Use the following formulas to check if the ESR is low enough (typically not a problem with ceramic capacitors) and the output capacitance is large enough to prevent excessive sag and soar on very fast load step edges, with the chosen inductor value.

The amplitude of the ESR step up or down is a function of the load step and the ESR of the output capacitor:

 $VESR\_STEP = \Delta IOUT \ x \ Resr$ 

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. The maximum duty cycle during a fast

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

transient is a function of the on-time and the minimum off-time since the ACOT<sup>®</sup> control scheme will ramp the current using on-times spaced apart with minimum off-times, which is as fast as allowed. Calculate the approximate on-time (neglecting parasites) and maximum duty cycle for a given input and output voltage as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$
 and  $D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF}MIN}$ 

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but we can neglect both of these since the on-time increase compensates for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT})}$$

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

$$V_{\text{SOAR}} = \frac{L \times (\Delta I_{\text{OUT}})^2}{2 \times C_{\text{OUT}} \times V_{\text{OUT}}}$$

Due to some modern digital loads can exhibit nearly instantaneous load changes, the amplitude of the ESR step up or down should be taken into consideration.

#### 18.6 Output Voltage Setting

Set the desired output voltage using a resistive divider from the output to ground with the midpoint connected to FB, as shown in <u>Figure 6</u>. The output voltage is set according to the following equation:

 $V_{OUT} = 0.6V x (1 + R_{FB1}/R_{FB2})$ 



Figure 6. Output Voltage Setting

Place the FB resistors within 5mm of the FB pin. For output voltage accuracy, use divider resistors with 1% or better tolerance.

#### 18.7 EN Pin for Start-Up and Shutdown Operation

For automatic start-up, the EN pin can be connected to the input supply VIN directly. The large built-in hysteresis band makes the EN pin useful for simple delay and timing circuits. The EN pin can be externally connected to VIN by adding a resistor REN and a capacitor CEN, as shown in Figure 7, to have an additional delay. The time delay can be calculated with the EN's internal threshold, at which switching operation begins (typically 0.82V).

An external MOSFET can be added for the EN pin to be logic-controlled, as shown in <u>Figure 8</u>. In this case, a pullup resistor, R<sub>EN</sub>, is connected between VIN and the EN pin. The MOSFET Q1 will be under logic control to pull down the EN pin. To prevent the device being enabled when VIN is smaller than the VOUT target level or some other desired voltage level, a resistive divider (R<sub>EN1</sub> and R<sub>EN2</sub>) can be used to externally set the input undervoltage-lockout threshold, as shown in <u>Figure 9</u>.





Figure 7. Enable Timing Control



Figure 8. Logic Control for the EN Pin



Figure 9. Resistive Divider for Undervoltage-Lockout Threshold Setting

#### 18.8 Power-Good Output

The PG pin is an open-drain power-good indication output and is to be connected to an external voltage source through a pull-up resistor.

The external voltage source can be an external voltage supply below 6V, Vcc, or the output of the RT5751A/B if the output voltage is regulated under 6V. It is recommended to connect a  $100k\Omega$  between external voltage source to PG pin.

#### **18.9** Thermal Considerations

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

#### $\mathsf{PD}(\mathsf{MAX}) = (\mathsf{TJ}(\mathsf{MAX}) - \mathsf{TA}) / \theta \mathsf{JA}$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-toambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WDFN-6L 2x2 package, the thermal resistance,  $\theta_{JA}$ , is 57.4°C/W on a high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as follows:

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (57.4^{\circ}C/W) = 1.74W$  for a WDFN-6L 2x2 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curve in <u>Figure 10</u> allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 10. Derating Curve of Maximum Power Dissipation

#### 18.10 Layout Considerations

Follow the PCB layout guidelines for optimal performance of the device.

- Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitterfree operation. The high-current path comprising of the input capacitor, high-side FET, inductor, and output capacitor should be as short as possible. This practice is essential for high efficiency.
- Place the input MLCC capacitors as close to the VIN and GND pins as possible. The major MLCC capacitors should be placed on the same layer as the RT5751A/B.
- The SW node is with high-frequency voltage swings and should be kept at a small area. Keep analog components away from the SW node to prevent stray capacitive noise pickup.
- Connect the feedback network behind the output capacitors. Place the feedback components next to the FB pin.
- For better thermal performance, design a wide and thick plane for the GND pin, or add many vias to the GND plane.

An example of a PCB layout guide is shown in Figure 11.







Figure 11. Layout Guide

**Note 8.** The information provided in this section is for reference only. The customer is solely responsible for the designing, validating, and testing your product incorporating Richtek's product and ensure such product meets applicable standards and any safety, security, or other requirements.

Copyright © 2024 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



### **19 Outline Dimension**





DETAIL A Pin #1 ID and Tie Bar Mark Options

Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | <b>Dimensions In Millimeters</b> |       | Dimension | s In Inches |
|--------|----------------------------------|-------|-----------|-------------|
|        | Min                              | Max   | Min       | Max         |
| А      | 0.700                            | 0.800 | 0.028     | 0.031       |
| A1     | 0.000                            | 0.050 | 0.000     | 0.002       |
| A3     | 0.175                            | 0.250 | 0.007     | 0.010       |
| b      | 0.200                            | 0.350 | 0.008     | 0.014       |
| D      | 1.950                            | 2.050 | 0.077     | 0.081       |
| D2     | 1.000                            | 1.450 | 0.039     | 0.057       |
| E      | 1.950                            | 2.050 | 0.077     | 0.081       |
| E2     | 0.500                            | 0.850 | 0.020     | 0.033       |
| е      | 0.650                            |       | 0.0       | 026         |
| L      | 0.300                            | 0.400 | 0.012     | 0.016       |

W-Type 6L DFN 2x2 Package

www.richtek.com



## 20 Footprint Information



| Pookogo         | Number of |      | Footprint Dimension (mm) |      |      |      |      |      |      | Talaranaa |  |
|-----------------|-----------|------|--------------------------|------|------|------|------|------|------|-----------|--|
| Package         | Pin       | Р    | А                        | В    | С    | D    | Sx   | Sy   | М    | Tolerance |  |
| V/W/U/XDFN2*2-6 | 6         | 0.65 | 2.80                     | 1.20 | 0.80 | 0.35 | 1.40 | 0.80 | 1.65 | ±0.05     |  |



### 21 Packing Information

#### 21.1 Tape and Reel Data



| Datas                    | Tape Size | Pocket Pitch | Reel Size (A) |      | Units    | Trailer | Leader | Reel Width (W2) |  |
|--------------------------|-----------|--------------|---------------|------|----------|---------|--------|-----------------|--|
| Package Type             | (W1) (mm) | (P) (mm)     | (mm)          | (in) | per Reel | (mm)    | (mm)   | Min/Max (mm)    |  |
| (V, W)<br>QFN/DFN<br>2x2 | 8         | 4            | 180           | 7    | 3,000    | 160     | 600    | 8.4/9.9         |  |



C, D, and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 8mm carrier tape: 0.5mm max.

| - | Tana Siza | W1    | Р     |       | В      |        | F     |       | ØJ    |       | К     |       | Н     |
|---|-----------|-------|-------|-------|--------|--------|-------|-------|-------|-------|-------|-------|-------|
|   | lape Size | Max   | Min   | Max   | Min    | Max    | Min   | Max   | Min   | Max   | Min   | Max   | Max   |
|   | 8mm       | 8.3mm | 3.9mm | 4.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 1.0mm | 1.3mm | 0.6mm |





#### 21.2 Tape and Reel Packing

| Step | Photo/Description                      | Step | Photo/Description                  |
|------|----------------------------------------|------|------------------------------------|
| 1    | Reel 7"                                | 4    | 3 reels per inner box <b>Box A</b> |
| 2    | HIC & Desiccant (1 Unit) inside        | 5    | 12 inner boxes per outer box       |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A                 |

| Container     | R        | leel  |       | Box   |       | Carton                 |       |         |  |
|---------------|----------|-------|-------|-------|-------|------------------------|-------|---------|--|
| Package       | Size     | Units | Item  | Reels | Units | Item                   | Boxes | Unit    |  |
| (V, W)        | -7"      | 2 000 | Box A | 3     | 9,000 | Carton A               | 12    | 108,000 |  |
| QFN & DFN 2x2 | 7" 3,000 |       | Box E | 1     | 3,000 | For Combined or Partia |       | Reel.   |  |

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.





#### 21.3 Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                        | Reel                                | Cover tape                          | Carrier tape                        | Tube                                | Protection Band                     |
|-----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| $\Omega/cm^2$         | 10 <sup>4</sup> to 10 <sup>11</sup> |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

www.richtek.com





## 22 Datasheet Revision History

| Version | Date       | Description | Item                                                                                                                                                                                                                                                                                                                      |
|---------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01      | 2024/10/15 | Modify      | General Description on page 1<br>Features on page 1<br>Ordering Information on page 2<br>Functional Pin Description on page 4<br>Electrical Characteristics on page 7, 8<br>Operation on page 14 to 19<br>Application Information on page 20 to 26<br>Packing Information on page 29 to 31<br>- Added packing information |