# RT6301B/RT6301BH # **Complete LPDDR5/5X Memory Power Solution** ### 1 General Description The RT6301B/RT6301BH is an integrated power management IC solution for LPDDR5 and LPDDR5X memory. This device provides two single buck voltage regulators VDD2 (1.05V/8A) and VDDQ (0.52V/3A), and one load switch VDD1 (1.8V/1A). The RT6301B/RT6301BH adopts Advanced Constant On-Time (ACOT®) control architecture that provides ultra-fast transient response and further reduces the number of external components. In steady states, the ACOT® operates at a nearly constant switching frequency across line, load, and output voltage ranges and simplifies the EMI filter design. The RT6301B/RT6301BH operates in diode emulation mode (DEM) under the light load condition, offering optimal light load efficiency. It also supports multiple operational modes, S0, S3, and S4/5, controlled by the EN/EN VDDQ control inputs. The RT6301B/RT6301BH provides full protection functions, including the cycle-by-cycle current limit, OVP, UVP, input UVLO, and OTP. All functions are integrated in a WQFN-19L 3x3 (FC) package. The recommended junction temperature range is $-40^{\circ}$ C to $125^{\circ}$ C. ### 2 Features - Wide Input Supply Range: 4.5V to 23V for HV Buck Converter - Three High-Efficiency Output Regulators: - VDD1 (Load Switch): 1.8V/1A - VDD2 (HV Buck Converter): 1.05V/8A - VDDQ (LV Buck Converter): 0.52V/3A - 12A Peak Output Current for VDD2 - Compliant with LPDDR5/5X Power-On/Off Sequence in JEDEC Standard - Protection Option: - RT6301B: Latch Mode - RT6301BH: Hiccup Mode - Stable Operation with POSCAP and MLCC Capacitors - Fast Transient Response with ACOT<sup>®</sup> Control - Diode Emulation Mode (DEM) for Power Saving - Low RDS(ON) Internal Power MOSFETs - Current-Limit Protection - Output Undervoltage or Overvoltage Protection (UVP/OVP) - Input Undervoltage-Lockout (UVLO) - Over-Temperature Protection (OTP) - Power-Good Indicator # 3 Applications - Laptop Computers - Tablet PCs - Networking Systems - Distributed Power Systems March RT6301B RT6301BH DS-00 ## 4 Ordering Information #### Note 1. Richtek products are Richtek Green Policy compliant and marked with (1) indicates compatible with the current requirements of IPC/JEDEC J-STD-020. # **5 Marking Information** ### RT6301BN-A #### RT6301BHN-A # **6 Simplified Application Circuit** ### **Table of Contents** | | al Description1 | |--------------|-----------------------------------------| | Featu | res1 | | | cations1 | | | ing Information2 | | Marki | ng Information2 | | | ified Application Circuit2 | | Pin C | onfiguration4 | | <b>Funct</b> | ional Pin Description4 | | Funct | ional Block Diagram6 | | Absol | ute Maximum Ratings7 | | ESD F | Ratings7 | | Recor | nmended Operating Conditions7 | | | nal Information8 | | Electr | ical Characteristics8 | | | al Application Circuit12 | | Typica | al Operating Characteristics14 | | Opera | tion19 | | 17.1 | ACOT <sup>®</sup> Control Architecture | | 17.2 | Average Output Voltage Control Loop 19 | | 17.3 | Diode Emulation Mode (DEM)19 | | 17.4 | EN/EN_VDDQ/VSEL Sink Current20 | | 17.5 | VDD1 Current Limit20 | | 17.6 | VDD2 and VDDQ Valley Current Limit 20 | | 17.7 | Output Undervoltage Protection (UVP) 21 | | 17.8 | VDD2/VDDQ Output Overvoltage | | | Protection (OVP)21 | | 17.9 | Over-Temperature Protection (OTP)21 | | 17.10 | Input Undervoltage-Lockout (UVLO) 21 | | 17.11 | Protection Mode21 | | 17.12 | VSEL Logic Control22 | | 17.13 | EN and EN_VDDQ Logic Control22 | | 17.14 | Soft-Shutdown and Internal Output | | | Voltage Discharge22 | | 17.15 | Power-Good Indicator (PG)23 | | 17.16 | Soft-Start Function23 | | 17.17 | Power-On and Power- Off Sequences 24 | | 18 | Appii | cation information | 26 | |----|-------|-----------------------------------------------------|----| | | 18.1 | Inductor Selection | 26 | | | 18.2 | Input Capacitor Selection | 26 | | | 18.3 | Output Capacitor Selection | 27 | | | 18.4 | External V <sub>CC</sub> Capacitor | 28 | | | 18.5 | External Bootstrap Capacitor and | | | | | Resistor (C <sub>BOOT</sub> and R <sub>BOOT</sub> ) | 28 | | | 18.6 | Thermal Consideration | 28 | | | 18.7 | Layout Considerations | 29 | | 19 | Outli | ne Dimension | 32 | | 20 | Footp | orint Information | 33 | | 21 | Packi | ing Information | 34 | | | 21.1 | Tape and Reel Data | 34 | | | 21.2 | Tape and Reel Packing | 35 | | | 21.3 | Packing Material Anti-ESD Property | 36 | | 22 | Datas | sheet Revision History | 37 | # 7 Pin Configuration (TOP VIEW) WQFN-19L 3x3 (FC) # **8 Functional Pin Description** | Pin No. | Pin Name | Pin Function | |---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN | Enable control input. It is for VDD1 load switch and VDD2 buck enable control. For the EN control logic of the RT6301B/RT6301BH, refer to <u>Table 5</u> . EN is pulled low internally. | | 2 | VIN_VDD2 | VDD2 input supply voltage pin. This pin is used to supply the VDD2 internal MOSFET and regulator. Use wide PCB traces and multiple vias to make the connection. Apply at least two layers for the input trace. It is necessary to connect the ceramic capacitor as close as possible from the VIN_VDD2 pin to the PGND_VDD2 pin. | | 3 | PGND_VDD2 | Power ground. Directly soldering to a large PCB PGND plane and connecting thermal vias near the PGND_VDD2 pin are required to minimize the parasitic impedance and thermal resistance. | | 4 | VOUT_VDD1 | VDD1 output voltage pin. It is necessary to connect a $22\mu F$ ceramic capacitor as close as possible from the VOUT_VDD1 pin to the PGND plane. | | 5 | VIN_VDD1 | VDD1 input supply voltage pin. A 1.8V power supply is recommended for the load switch input. Place a $10\mu F$ ceramic capacitor as close as possible to this pin. | | 6 | VSEL | VSEL control input pin. The VSEL pin must be connected to 5V. | | 7 | VOUT_VDD2 | VDD2 output voltage sense feedback pin. Connect this pin to the positive terminal of the output capacitor for the VDD2 buck converter. | | 8, 9 | NC | No connection. Leave this pin floating. | | 10 | PG | Power-good indicator is an open-drain output. This pin is pulled low as UVP, OVP, OTP, EN low, or the output voltage is not regulated (such as before soft-start). An external pull-up resistor to VCC or another external rail is required, with the recommended pull-up resistor ranging from $10k\Omega$ to $100k\Omega$ . Do not pull the PG voltage higher than 6V. | # RT6301B/RT6301BH | Pin No. | Pin Name | Pin Function | |---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | LX_VDD2 | The switch node of the VDD2 buck converter is internally connected to the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET. This pin is also used for internal ramp generation, on-time generation, and current detection. Connect this pin to the output inductor and keep the sensitive traces and signals away. | | 12 | BST_VDD2 | Bootstrap supply for the VDD2 high-side gate driver. Connect a high-quality and low ESR ceramic capacitor (minimum C = $0.1\mu\text{F}/0603$ ) from the BOOT pin to the LX pin through short and low inductance paths. During the period when the low-side MOSFET is turned on, the bootstrap capacitor is charged by the BOOT pin to store the required energy for the high-side gate driver. A bootstrap resistor (0603 size, $\leq 10\Omega$ ) in series with the bootstrap capacitor is strongly recommended for reducing the voltage spike at the LX node. | | 13 | EN_VDDQ | VDDQ enable control input. For the EN_VDDQ control logic of the RT6301B/RT6301BH, refer to Table 5. EN_VDDQ is pulled low internally. | | 14 | AGND | Ground of internal analog circuitry. AGND must be connected to the PGND plane through a single point. | | 15 | vcc | External 5V VCC input supply pin. Used as a supply to internal control circuits. Connect a high-quality capacitor (C = $4.7\mu\text{F}/0603$ ) from this pin to AGND. | | 16 | VOUT_VDDQ | VDDQ output voltage sense feedback pin. Connect this pin to the output capacitor of VDDQ Buck converter. The impedance of the VDDQ feedback trace must be less than $150m\Omega$ . | | 17 | VIN_VDDQ | VDDQ input voltage supply pin. This pin is used to supply the VDDQ internal MOSFET and regulator. Use wide PCB traces and multiple vias to make the connection. Apply at least two layers for the input trace. It is necessary to connect the ceramic capacitor as close as possible from the VIN_VDDQ pin to the PGND_VDDQ pin. | | 18 | LX_VDDQ | The switch node of the VDDQ buck converter is internally connected to the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET. This pin is also used for internal ramp generation, on-time generation, and current detection. Connect this pin to the output inductor and keep the sensitive traces and signals away. | | 19 | PGND_VDDQ | VDDQ power ground. Directly soldering to a large PCB PGND plane and connecting thermal vias near the PGND_VDDQ pin are required to minimize parasitic impedance and thermal resistance. | # 9 Functional Block Diagram ### 10 Absolute Maximum Ratings ### (Note 2) | Supply Input Voltage, Vcc | –0.3V to 6.5V | |---------------------------------------|--------------------------------------------| | Supply Input Voltage, VIN_VDD1 | –0.3V to 6.5V | | Supply Input Voltage, VIN_VDD2 | –0.3V to 28V | | Supply Input Voltage, VIN_VDDQ | –0.3V to 6.5V | | Switch Voltage, VLX_VDD2 | $-0.3V$ to $(VIN_VDD2 + 0.3V)$ | | <10ns | –16V to 38V | | Switch Voltage, VLX_VDDQ | $-0.3V$ to $(VIN_VDDQ + 0.3V)$ | | <10ns | | | Boot Voltage, VBST_VDD2 | $(VLX_VDD2 - 0.3V)$ to $(VLX_VDD2 + 6.5V)$ | | Other I/O Pin Voltages | –0.3V to 6.5V | | Lead Temperature (Soldering, 10 sec.) | 260°C | | Junction Temperature | 150°C | | Storage Temperature Range | –65°C to 150°C | | | | Note 2. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. # 11 ESD Ratings ### (Note 3) ESD Susceptibility HBM (Human Body Model)----- 2kV Note 3. Devices are ESD sensitive. Handling precautions are recommended. # 12 Recommended Operating Conditions #### (Note 4) | Supply Input Voltage Vcc | 4.5V to 5.5V | |-------------------------------------------|----------------| | Supply Input Voltage V <sub>IN_VDD1</sub> | 1.7V to 1.9V | | Supply Input Voltage VIN_VDD2 | 4.5V to 23V | | Supply Input Voltage VIN_VDDQ | 3V to 5.5V | | Junction Temperature Range | -40°C to 125°C | Note 4. The device is not guaranteed to function outside its operating conditions. March 2025 RT6301B RT6301BH DS-00 ### 13 Thermal Information ### (Note 5) | | Thermal Parameter | WQFN-19L 3x3 (FC) | Unit | |---------------------|---------------------------------------------------------|-------------------|------| | θЈА | Junction-to-ambient thermal resistance (JEDEC standard) | 61.56 | °C/W | | θJC(Top) | Junction-to-case (top) thermal resistance | 1.44 | °C/W | | $\theta$ JC(Bottom) | Junction-to-case (bottom) thermal resistance | 2.93 | °C/W | | θJA(EVB) | Junction-to-ambient thermal resistance (specific EVB) | 34.31 | °C/W | | ΨJC(Top) | Junction-to-top characterization parameter | 1.09 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 20.37 | °C/W | Note 5. For more information about thermal parameter, see the Application and Definition of Thermal Resistances report, ### 14 Electrical Characteristics $(V_{IN\_VDD2}$ = 12V, $V_{EN}$ = $V_{EN\_VDDQ}$ = 5V, $V_{CC}$ = 5V. The typical values are referenced to $T_A$ = $T_J$ = 25°C. Both minimum and maximum values are referenced to $T_A = T_J$ from $-10^{\circ}$ C to $105^{\circ}$ C. Unless otherwise specified.) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------|-----------------|-----------------------------------------------------------------------|-----|------|-----|------| | Supply Current | | | | | | | | VCC Supply Current<br>VDD1 & VDD2 & VDDQ<br>on (S0 Mode) | lvcc_so | V <sub>EN</sub> = V <sub>EN_VDDQ</sub> = 5V,<br>no load, no switching | | 200 | | μΑ | | VCC Supply Current<br>VDD1 & VDD2 on<br>(S3 Mode) | lvcc_s3 | VEN = 5V, VEN_VDDQ = 0V, no load, no switching | | 150 | | μΑ | | Shutdown Supply Current (S4/S5 Mode) | IVCC_SHDN | VEN = 0V, VCC < 2V | | 1 | | μА | | UVLO | | | | | | | | VCC UVLO Rising<br>Threshold | VCC_UVLO_R | | | 4 | | V | | VCC UVLO Falling<br>Threshold | VCC_UVLO_F | | | 3.8 | | V | | VIN_VDD2 UVLO Rising Threshold | VIN_VDD2_UVLO_R | | | 4 | | V | | VIN_VDD2 UVLO Falling<br>Threshold | VIN_VDD2_UVLO_F | | | 3.8 | | V | | VIN_VDDQ UVLO Rising Threshold | VIN_VDDQ_UVLO_R | | | 2.8 | | V | | VIN_VDDQ UVLO Falling<br>Threshold | VIN_VDDQ_UVLO_F | | | 2.6 | | V | | VIN_VDD1 UVLO Rising Threshold | VIN_VDD1_UVLO_R | | | 1.65 | | V | | VIN_VDD1 UVLO Falling<br>Threshold | VIN_VDD1_UVLO_F | | | 1.55 | | V | | Logic Threshold | Logic Threshold | | | | | | | EN Input High Voltage | VEN_H | | 1.2 | | | V | # RT6301B/RT6301BH | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------|-------------------|-----------------------------------------------|-------|------|------|------| | EN_VDDQ Input High<br>Voltage | VEN_VDDQ_H | | 1.2 | | | V | | VSEL Input High Voltage | VSEL_H | | 1.2 | | | V | | EN Input Low Voltage | V <sub>EN_L</sub> | | | | 0.4 | V | | EN_VDDQ Input Low<br>Voltage | VEN_VDDQ_L | | | | 0.4 | V | | VSEL Input Low Voltage | VSEL_L | | | | 0.4 | V | | EN Input Leakage<br>Current | len_lk | V <sub>EN</sub> = 2V | | 0.3 | - | μΑ | | EN_VDDQ Input Leakage<br>Current | IEN_VDDQ_LK | VEN_VDDQ = 2V | | 0.3 | | μΑ | | VSEL Input Leakage<br>Current | IVSEL_LK | V <sub>SEL</sub> = 2V | | 0.3 | 1 | μΑ | | PG Pull Low Voltage | Vpg_L | I <sub>PG</sub> = 10mA | | | 0.4 | V | | VDD2 On Resistance | | | | | | | | High-Side MOSFET On-<br>Resistance | RDSON_H_VDD2 | TA = TJ = 25°C | | 28 | | mΩ | | Low-Side MOSFET On-<br>Resistance | RDSON_L_VDD2 | TA = TJ = 25°C | | 14 | | mΩ | | VDD2 Reference | | | | | | | | Output Voltage | Vout_vdd2 | T <sub>A</sub> = T <sub>J</sub> = 25°C, CCM | 1.039 | 1.05 | 1.06 | V | | VDD2 Switching Frequen | су | | | | | | | Switching Frequency | fsw_vdd2 | TA = TJ = 25°C | 400 | 500 | 600 | kHz | | VDD2 On-Time Timer Cor | ntrol | | | | | | | Minimum On-Time | ton_min_vdd2 | | | 55 | | ns | | Minimum Off-Time | tOFF_MIN_VDD2 | | | 260 | | ns | | VDD2 Current Limit | | | • | | | | | L/S Valley Current Limit | ILIM_L_VDD2 | T <sub>A</sub> = T <sub>J</sub> = 25°C | 12 | 15 | 18 | Α | | VDD2 Protection | | | • | | | | | OVP Threshold | VDD2_OVP_R | | | 125 | | % | | OVP Hysteresis | VDD2_OVP_HYS | | | 10 | | % | | OVP Timer Latch (Deglitch) | tdly_ovp_vdd2 | | | 20 | | μS | | UVP Threshold | VDD2_UVP_F | | | 60 | | % | | UVP Hysteresis | VDD2_UVP_HYS | | | 10 | | % | | UVP Timer Latch<br>(Deglitch) | tdly_uvp_vdd2 | | | 20 | | μS | | VDD2 Discharge Resistor | r | • | • | | | • | | Discharge Resistor | RDISCHG_VDD2 | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 0.1V | | 10 | | Ω | | VDDQ On-Resistance | • | • | ı | | | | | High-Side MOSFET On-<br>Resistance | RDSON_H_VDDQ | T <sub>A</sub> = T <sub>J</sub> = 25°C | | 100 | | mΩ | Copyright © 2025 Richtek Technology Corporation. All rights reserved. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------|----------------------------------------------------------------------------------|-------|------|------|------| | Low-Side MOSFET On-<br>Resistance | RDSON_L_VDDQ | TA = TJ = 25°C | | 50 | | mΩ | | VDDQ Reference | 1 | | I | | | | | | | VIN_VDDQ = 3.3V,<br>VSEL = 5V, TA = TJ = 25°C,<br>CCM and for general<br>purpose | 0.505 | 0.52 | 0.53 | | | Output Voltage | Vour vono | VIN_VDDQ = 3.3V,<br>VSEL = 0V, TA = TJ = 25°C,<br>CCM and for general<br>purpose | 0.305 | 0.32 | 0.33 | V | | Output Voltage | VOUT_VDDQ | VIN_VDDQ = 5V,<br>VSEL = 5V, TA = TJ = 25°C,<br>CCM and for general<br>purpose | 0.51 | 0.52 | 0.53 | V | | | | VIN_VDDQ = 5V,<br>VSEL = 0V, TA = TJ = 25°C,<br>CCM and for general<br>purpose | 0.31 | 0.32 | 0.33 | | | VDDQ Switching Frequen | псу | | | | | | | Switching Frequency | fsw_vddq | | 1.6 | 2 | 2.4 | MHz | | VDDQ Current Limit | | | | | | | | L/S Valley Current Limit | ILIM_L_VDDQ | T <sub>A</sub> = T <sub>J</sub> = 25°C | 2.9 | 3.5 | 4.1 | Α | | VDDQ On-Time Timer Co | ntrol | | | | | | | Minimum Off-Time | toff_MIN_VDDQ | | | 170 | - | ns | | VDDQ Protection | | | | | | | | OVP Threshold | VDDQ_OVP_R | | | 125 | | % | | OVP Hysteresis | VDDQ_OVP_HYS | | | 10 | 1 | % | | OVP Timer Latch (Deglitch) | tdly_ovp_vddq | | | 20 | | μs | | UVP Threshold | VDDQ_UVP_F | | | 60 | | % | | UVP Hysteresis | VDDQ_UVP_HYS | | | 10 | | % | | UVP Timer Latch (Deglitch) | tdly_uvp_vddq | | | 20 | | μs | | VDDQ Discharge Resisto | r | | | | | | | Discharge Resistor | RDISCHG_VDDQ | VEN = 0V, VOUT = 0.1V | | 10 | | Ω | | VDD1 On-Resistance | | | 1 | | | | | Load Switch MOSFET<br>On-Resistance | RDSON_VDD1 | TA = TJ = 25°C | | 60 | - | mΩ | | VDD1 Reference | | | | | | | | Output Voltage | VOUT_VDD1 | VIN_VDD1 = 1.8V,<br>TA = TJ = 25°C, depend on<br>VIN_VDD1 | | 1.8 | | V | | VDD1 Current Limit and I | Protection | | | | | | | Current Limit | ILIM_VDD1 | T <sub>A</sub> = T <sub>J</sub> = 25°C | 1.05 | 1.35 | 1.65 | Α | # RT6301B/RT6301BH | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------|---------------|--------------------------------------------------------------------------|-----|-----|-----|-------| | Current Limit Delay | tdly_lim_vdd1 | | | 2 | 10 | μS | | UVP Threshold | VDD1_UVP_F | | | 60 | | % | | UVP Hysteresis | VDD1_UVP_HYS | | | 10 | | % | | UVP Timer Latch (Deglitch) | tDLY_UVP_VDD1 | | | 20 | | μS | | VDD1 Discharge Resistor | r | | | | | | | Discharge Resistor | RDISCHG_VDD1 | VEN = 0V, VOUT = 0.1V | | 10 | 30 | Ω | | VDD1/VDD2/VDDQ Soft-S | tart | | | l. | | | | VDD1 Soft-Start Slew<br>Rate | SRss_VDD1 | T <sub>A</sub> = T <sub>J</sub> = 25°C, from 10% to 90% V <sub>OUT</sub> | | 5 | | mV/μs | | VDD2 Soft-Start Slew<br>Rate | SRss_VDD2 | TA = TJ = 25°C, from 10% to 90% VOUT | | 5 | - | mV/μs | | VDDQ Soft-Start Slew<br>Rate | SRss_vddq | TA = TJ = 25°C, from 10% to 90% VOUT | | 5 | | mV/μs | | VSEL Timing Control | | | | | | | | Dynamic Voltage Up Slew<br>Rate | SRDVS_UP | TA = TJ = 25°C, from 10% to 90% VOUT | | 10 | | mV/μs | | Dynamic Voltage Down<br>Slew Rate | SRDVS_DN | TA = TJ = 25°C, from 90% to 10% VOUT | | 10 | | mV/μs | | Power-Good Indicator | | | | | | | | VDD2 PG Rising<br>Threshold | VDD2_PG_R | | | 90 | | % | | VDD2 PG Falling<br>Threshold | VDD2_PG_F | | | 80 | | % | | VDD1 PG Rising<br>Threshold | VDD1_PG_R | | | 90 | | % | | VDD1 PG Falling<br>Threshold | VDD1_PG_F | | | 80 | | % | | VDDQ PG Rising<br>Threshold | VDDQ_PG_R | | | 85 | | % | | VDDQ PG Falling<br>Threshold | VDDQ_PG_F | | | 75 | | % | | Power Good Low to High Deglitch Time | tDLY_PGH | | | 20 | | μS | | Power Good High to Low Deglitch Time | tDLY_PGL | | | 20 | | μS | | Over-Temperature Protect | tion | | | | | | | Over-Temperature<br>Protection Threshold | Тотр | | | 150 | | °C | | Over-Temperature<br>Protection Hysteresis | Totp_Hys | | | 25 | | °C | ## 15 Typical Application Circuit **Table 1. Effective Input Capacitance of All Channels** | | Input Capacitance | | | | | | | | | |-----------|-------------------|--------------------|--------------------|-----------------|--------------------|--|--|--|--| | Rail | Symbol | Part Number | Value | Qty | Min. Ceff (Note 6) | | | | | | VDD1 | CIN1 | GRM188R60J106ME47D | 10μF/6.3V/X5R/0603 | 1 | 5.75μF@VIN = 1.8V | | | | | | VDD2 | CIN2 | GRM21BR6YA106ME43 | 10μF/35V/X5R/0805 | 2 | 2.2 F@\/IN 20\/ | | | | | | VDD2 | CINZ | GCM188R71H104KA57 | 0.1μF/50V/X7R/0603 | 1 | 3.3μF@VIN = 20V | | | | | | VDDO | CINO | GRM188R60J106ME47D | 10μF/6.3V/X5R/0603 | 1 | 2.07 F@\/IN F\/ | | | | | | VDDQ CIN3 | GCM188R71H104KA57 | 0.1μF/50V/X7R/0603 | 1 | 2.87μF@VIN = 5V | | | | | | Note 6. The total effective capacitance value is specified for AC 0.01 Vrms across the overall operating temperature. ### Table 2. Effective Output Capacitance of all Chennel -II | | Output Capacitance | | | | | | | |------|--------------------|----------------------------------------------------------------------------------|--------------------|---|-----------|-------------------|-----------------------------| | Rail | Part Number | Value | | | Min. Ceff | ( <u>Note 6</u> ) | Inductor | | VDD1 | GRM188R60J226MEA0 | 22μF/6.3V/X5R/0603 | | | 11.9μF@VC | OUT = 1.8V | NA | | VDD2 | GRM188R60J226MEA0 | VOUT tolerance ±5% with Icc_max 0% - 70% and 30% - 100% with SR = 1A/μs (Note 7) | 22μF/6.3V/X5R/0603 | 8 | 114μF@VO | UT = 1.05V | 0.68μH<br>( <u>Note 8</u> ) | | VDDQ | GRM188R60J226MEA0 | 22μF/6.3V/X5R/0603 | | | 31.4μF@VC | OUT = 0.5V | 0.47μH<br>( <u>Note 9</u> ) | **Note 7.** ICC\_max = 10.92A **Note 8.** PEUE063T-R68MS: Size(mm) = $7.3 \times 6.8 \times 3$ , L = $0.68 \mu H$ , DCR = $4.3 m \Omega$ , I<sub>SAT</sub> = 18.5 A **Note 9.** MPCA-0618-R47-M: Size(mm) = $7.3 \times 6.8 \times 1.8$ , L = $0.47 \mu H$ , DCR = $8 m \Omega$ , I<sub>SAT</sub> = 11.5 A ## 16 Typical Operating Characteristics Copyright © 2025 Richtek Technology Corporation. All rights reserved. www.richtek.com March 2025 RT6301B\_RT6301BH\_DS-00 ### 17 Operation The RT6301B/RT6301BH is an integrated power solution comprising two high-efficiency synchronous buck converters for VDD2 and VDDQ, a 1.8V/1A load switch for VDD1. The high-efficiency synchronous buck converters, VDD2 and VDDQ, utilize the proprietary Advanced Constant On-Time (ACOT®) control architecture, providing a very fast transient response. The ultra-fast ACOT® control enables the use of small output capacitance and optimizes the component size without an additional compensation network. During normal operation, the high-side MOSFET turns on with a fixed one-shot on-time timer after the beginning of each clock cycle. The inductor current linearly increases when the high-side MOSFET turns on and the low-side MOSFET turns off. Similarly, the inductor current linearly decreases when the high-side MOSFET turns off and the low-side MOSFET turns on. The voltage ripple on the output has a similar shape to the inductor current due to the output capacitor ESR. The feedback voltage ripple, compared with an internal reference, is captured by the output feedback pin. When a fixed minimum off-time timer times out and the inductor valley current is below the valley current-limit threshold, the fixed one-shot one-time timer is triggered if the feedback voltage falls below the feedback reference voltage. Therefore, the output voltage is regulated through the previously mentioned principle. #### **ACOT®** Control Architecture 17.1 In order to achieve good stability with low-ESR ceramic capacitors, ACOT® uses a virtual inductor current ramp generated within the IC. The internal ramp signal replaces the ESR ramp normally provided by the output capacitor's ESR. The ramp signal and other internal compensations are optimized for low-ESR ceramic output capacitors. Conventional COT control implements the on-time timer proportional to Vout and inversely proportional to VIN to achieve pseudo-fixed frequency with a wide VIN range. A fixed on-time timer in conventional COT control has no compensation for the voltage drop of the MOSFETs and the inductor during higher load conditions. In order to address the voltage drop of MOSFETs and the inductor without influencing the fast transient behavior of the COT topology, a frequency-locked loop system with slowly adjusting on-time timer is further added to the ACOT® control. #### **Average Output Voltage Control Loop** 17.2 In continuous conduction mode, conventional COT control has a DC offset between VouT(average) and VREF, as shown in Figure 1. In order to cancel the DC offset, the RT6301B/RT6301BH provides an average output voltage control loop to adjust the comparator input VREF. Hence, the VouT(average) always follows the designed value. The control loop efficiently improves the load and line regulation without affecting the transient performance. Figure 1. Conventional COT Control Loop Operation ### **Diode Emulation Mode (DEM)** RT6301B RT6301BH DS-00 In diode emulation mode, the RT6301B/RT6301BH automatically and smoothly reduces the switching frequency under light-load conditions. As the output current decreases from heavy load to light load, the inductor current is naturally reduced. Once the valley point of the inductor current reaches zero during decreasing output current, the behavior transitions to a boundary mode between continuous conduction and discontinuous conduction mode. In March 2025 order to emulate the behavior of a free-wheeling diode, the device only allows partial negative current flow from the drain to the source of the low-side MOSFET when the inductor free-wheeling current becomes negative. During decreasing the output current, the discharge time of the output capacitor gradually becomes longer. When the voltage on the output capacitor is lower than the reference regulating voltage, the next one-shot on-time timer is activated. On the contrary, when the output current increases from light load to heavy load and the inductor current finally reaches continuous conduction, the switching frequency smoothly increases to the preset value. The boundary load condition between continuous conduction and discontinuous conduction mode is shown in Figure 2 and is calculated as follows: $$I_{LOAD} = \frac{V_{IN} - V_{OUT}}{2 \times L} \times t_{ON}$$ where ILOAD is the output loading current and ton is the on-time. Figure 2. Boundary Condition of CCM/DEM As mentioned above, diode emulation mode features naturally high efficiency under light-load conditions. In DEM operation, assuming that the coil resistance remains constant, a low inductor value has high-efficiency and high output voltage ripple. However, a high inductor value features low efficiency and less output voltage ripple. The drawbacks of using a high inductor value include a larger physical size and a slower load transient response (especially at low input voltage levels). #### 17.4 EN/EN VDDQ/VSEL Sink Current The RT6301B/RT6301BH does not permit uncertain voltages on the EN, EN\_VDDQ, or VSEL pins, as these may lead to logic or behavioral errors in the device. To prevent these pins from floating, the RT6301B/RT6301BH incorporates an internal 0.3μA pull-down current to eliminate any floating voltages. #### 17.5 VDD1 Current Limit The current limit circuitry prevents damage to the power switch MOSFET and the backend device. The current limit circuit monitors the current of the path from input to output using a current sensing circuit and controls the pass transistor's gate voltage. When the path current exceeds the current limit, the current limit circuit adjusts the gate voltage to limit the output current. ### 17.6 VDD2 and VDDQ Valley Current Limit The RT6301B/RT6301BH features a cycle-by-cycle valley current limit for avoiding large output currents and overheating. The device cycle-by-cycle compares the valley current of the inductor with the valley current-limit threshold. The output current is limited to the sum of the valley current and half of the ripple current when the inductor valley current reaches valley current-limit threshold. After the device completes the minimum off-time and keeps the ON state of the low-side MOSFET, the inductor valley current level is monitored by measuring the low-side MOSFET voltage between the LX pin and PGND pin during the ON state of the low-side MOSFET. During the ON state of the low-side MOSFET, the measured lowside MOSFET voltage is proportional to the low-side MOSFET current. In order to improve the accuracy of the measured current, the temperature compensation circuit is built internally. In order to prevent the device from overcurrent, if the measured low-side MOSFET current is higher than the valley current-limit threshold, the device remains the low-side MOSFET in the ON state and the one-shot on-time timer is inhibited until its current linearly decreases lower than the valley current-limit threshold. Once the low-side MOSFET current is below the valley current-limit threshold, the next one-shot on-time timer is permitted to generate. The circuit of the cycle-by-cycle valley current limit works in every switching cycle. #### **Output Undervoltage Protection (UVP)** 17.7 The RT6301B/RT6301BH implements output UVP to prevent the end device from low voltage operation. If the valley current of the inductor (VDD2/VDDQ) or the output current (VDD1) is higher than the current-limit threshold during heavy-load conditions, the output voltage tends to drop because the load demand exceeds that the converters (VDD2/VDDQ) or Load switch (VDD1) can support. When the load demand is larger than the current ability, the Vout\_vdd, and Vout\_vdd, and Vout\_vdd begin to decrease. If the Vout\_vdd, and Vout\_vdd voltages drop below 60% of the target voltage and the time length of this state is larger than the time width 20µs (typical), the UVP is triggered. Once UVP is triggered, the IC stops switching and shuts down all rails using the discharge function. #### VDD2/VDDQ Output Overvoltage Protection (OVP) The RT6301B/RT6301BH implements output OVP to prevent the end device from overvoltage operation. If one of the voltages Vout\_vDD2 (VDD2) and Vout\_vDDQ (VDDQ) rises above 125% of the target voltage and the time length of this state is larger than the time width 20 µs (typical), the OVP is triggered. Once OVP is triggered, the IC stops switching and shuts down all rails using the discharge function. #### **Over-Temperature Protection (OTP)** The RT6301B/RT6301BH implementsOTP circuitry to prevents the device from overheating due to excessive power dissipation. If the junction temperature of the device exceeds a typical value of 150°C, the OTP is triggered to stop the temperature rising. Once the OTP is triggered, the IC shuts down all rails using the discharge function. #### 17.10 Input Undervoltage-Lockout (UVLO) The RT6301B/RT6301BH provides an Undervoltage-Lockout (UVLO) function that monitors the input voltage. In order to protect the device from operating at insufficient input voltage, the UVLO function inhibits switching when the input voltage drops below the UVLO falling threshold. #### 17.11 Protection Mode The RT6301B/RT6301BH series includes two models: Latch Mode (RT6301B) and Hiccup Mode (RT6301BH). Refer to Table 3 or the protection modes corresponding to VDD1, VDD2, and VDDQ. #### **Table 3. Protection Table** | Part number | ОТР | VCC UVLO | VDD1_VIN UVLO | VDD2_VIN UVLO | VDDQ_VIN UVLO | UVP<br>( <u>Note 10</u> ) | OVP<br>( <u>Note 11</u> ) | |-------------|---------------|---------------|---------------|---------------|---------------|---------------------------|---------------------------| | RT6301B | Latch | Auto-recovery | Latch | Latch | Auto-recovery | Latch | Latch | | RT6301BH | Auto-recovery Note 10. It refers to the UVP of all rails. Note 11. It refers to the OVP of all rails. #### 17.12 VSEL Logic Control The VSEL pin of the RT6301B/RT6301BH provides a 1-bit VID function to dynamically adjust the target voltage of VDDQ. If the voltage of VSEL is larger than 1.2V, the VDDQ output voltage is 0.52V. If the voltage of VSEL is less than 0.4V, the VDDQ output voltage is 0.32V. For the VSEL control logic, refer to Table 4. Table 4. VSEL Control Logic | VSEL Logic Status | VDDQ Output Voltage | |-------------------|---------------------| | 1 | 0.52V | | 0 | 0.32V | Note 12. VSEL: Logic = 1 means V<sub>SEL</sub> > 1.2V. Logic = 0 means V<sub>SEL</sub> < 0.4V. #### 17.13 EN and EN\_VDDQ Logic Control The EN and EN\_VDDQ pins integrate enable control and mode selection (S0, S3, and S4/S5) for the RT6301B/RT6301BH. If the voltage of EN and EN\_VDDQ is greater than 1.2V, all the rails are turned on (S0). If the voltage of EN is greater than 1.2V and the voltage of EN\_VDDQ is less than 0.4V, VDD1 and VDD2 are turned on, while VDDQ is turned off (S3). Moreover, regardless of the logic state of EN\_VDDQ, if the EN voltage is less than 0.4V, all the rails are turned off (S4/S5 or other). For the EN and EN VDDQ control logic, refer to Table 5. Table 5. EN and EN VDDQ Control Logic | | 0 = Logic low, 1 = Logic high, ON = Active, OFF = Inactive, | | | | | | | | | |-------|-------------------------------------------------------------|---------|------|------|------|--|--|--|--| | State | EN | EN_VDDQ | VDD1 | VDD2 | VDDQ | | | | | | S0 | 1 | 1 | ON | ON | ON | | | | | | S3 | 1 | 0 | ON | ON | OFF | | | | | | S4/S5 | 0 | 0 | OFF | OFF | OFF | | | | | | Other | 0 | 1 | OFF | OFF | OFF | | | | | Note 13. EN: Logic = 1 means $V_{EN} > 1.2V$ . Logic = 0 means $V_{EN} < 0.4V$ . EN\_VDDQ: Logic = 1 means V<sub>EN\_VDDQ</sub> > 1.2V. Logic = 0 means V<sub>EN\_VDDQ</sub> < 0.4V. ### 17.14 Soft-Shutdown and Internal Output Voltage Discharge When EN or EN\_VDDQ is pulled low, the VDDQ ramps down using a soft shutdown function, while the other rails using an output voltage discharge function to discharge their output to GND. Moreover, the output voltage discharge function, which includes VDD1, VDD2, and VDDQ, utilizes an internal MOSFET $10\Omega$ (typical). The internal MOSFET is enabled when any of the following events are triggered: - Input undervoltage-lockout (UVLO) - Output undervoltage/overvoltage protection (UVP/OVP) - Over-temperature protection (OTP) #### 17.15 Power-Good Indicator (PG) The PG pin is an open-drain output. An external pull-up resistor to VCC or another external rail is required, and the recommended pull-up resistor ranges from $10k\Omega$ to $100k\Omega$ . Do not pull the PG voltage higher than 6V. In order to prevent unwanted PG glitches during load transients or dynamic Vout changes, the RT6301B/RT6301BH provides a PG low deglitch time with typical 20µs. The PG pin is pulled low when any of the following specified events are triggered: - Input undervoltage-lockout (UVLO) - Output undervoltage/overvoltage protection (UVP/OVP) - Over-temperature protection (OTP) - The EN pin is pulled low - · Soft-start is not completed - The VOUT pin voltage is lower than the PG falling threshold (PG rising threshold minus PG hysteresis voltage) of the target voltage #### 17.16 Soft-Start Function The RT6301B/RT6301BH provides an internal soft-start function to prevent large input inrush currents and output voltage overshoot. If the EN and EN\_VDDQ voltages, as well as the input voltage of each power rail, exceed their respective rising thresholds, the soft-start function will be activated. The Vout starts to track the internal reference voltage ranging from zero to the target. www.richtek.com ### 17.17 Power-On and Power- Off Sequences The power sequence of the RT6301B/RT6301BH can always meet the JEDEC power-on and power-off standard requirements by controlling the EN and EN\_VDDQ pins. The detailed power-on and power-off sequences diagrams are shown in Figure 3 and Figure 4. Figure 3. Power-On Sequence of the RT6301B/RT6301BH Figure 4. Power-Off Sequence of the RT6301B/RT6301BH ### 18 Application Information #### (Note 14) A general application circuit for the RT6301B/RT6301BH is shown in the Typical Application Circuit section. The external component selection is primarily determined by the load requirements. In this section, the key external components such as the inductor L, the input capacitor CIN, the output capacitor COUT, the external Vcc capacitor CVCC, and the bootstrap capacitor CBOOT are introduced. #### 18.1 **Inductor Selection** Inductor selection makes trade-offs among size, cost, efficiency, and transient response requirements. Generally, three key inductor parameters are specified for operation with the device: inductance value (L), inductor saturation current (ISAT), and DC resistance (DCR). A good compromise between size and loss is a 30% peak-to-peak ripple current $\Delta IL$ relative to the IC rated current. The switching frequency, input voltage, output voltage, and selected inductor ripple current determine the inductor value as follows: $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{L}}$$ Larger inductance values result in lower output ripple voltage and higher efficiency, but slightly degraded transient response. Lower inductance values allow for a smaller case size, but the larger ripple current increases the AC losses in the inductor. To enhance efficiency, choose a low-loss inductor with the lowest possible DC resistance that fits within the allotted dimensions. The inductor value determines not only the ripple current but also the load current boundary between DEM and CCM. In applications, the RT6301B/RT6301BH may encounter events such as power-on inrush current (due to capacitive load or heavy load) and output overloading. The RT6301B/RT6301BH provides valley current-limit protections to prevent the device from damages. Moreover, to make the current-limit protection effective, the saturation current rating of the inductor must be greater than the valley current limit of the RT6301B/RT6301BH. #### **Input Capacitor Selection** Input capacitance (CIN) is needed to filter the pulsating current at the drain of the high-side MOSFET. The large ripple voltage on the VIN pin must be minimized by CIN. The peak-to-peak voltage ripple on the input capacitor is estimated using the following equation: $$\Delta V_{CIN} = D \times I_{OUT} \times \frac{1 - D}{C_{IN} \times f_{SW}} + I_{OUT} \times R_{ESR}$$ Where $R_{\mbox{\footnotesize ESR}}$ is the equivalent series resistance of $C_{\mbox{\footnotesize IN}}$ and $$D = \frac{V_{OUT}}{V_{IN} \times \eta}$$ For ceramic capacitors, the equivalent series resistance (ESR) is very low, so the ripple caused by ESR can be ignored. The minimum input capacitance is estimated using the following equation: $$C_{\text{IN\_MIN}} = I_{\text{OUT\_MAX}} \times \frac{D \times (1-D)}{\Delta V_{\text{CIN\_MAX}} \times f_{\text{SW}}}$$ where $\Delta V_{IN\_MAX} = 200 \text{mV}$ for typical applications ( $V_{IN} > 7V$ ) Figure 5. CIN Ripple Voltage and Ripple Current In addition, the input capacitor needs to have a very low ESR and must be rated to handle the worst-case RMS input current of: $$I_{RMS} \cong I_{OUT\_MAX} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$ It is common to use the worst case I<sub>RMS</sub> ≅ I<sub>OUT</sub>/2 at V<sub>IN</sub> = 2V<sub>OUT</sub> for design. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life. Therefore, the de-rating of capacitors is worse in actual applications. Selecting capacitors with higher temperature rating is required to reduce de-rating. Several capacitors may also be paralleled to meet size, height and thermal requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes. Ceramic capacitors are ideal for switching regulator applications due to their small size, robustness, and very low ESR. However, care must be taken when these capacitors are used at the input. A ceramic input capacitor combined with trace or cable inductance forms a high-quality factor (under-damped) tank circuit. If the RT6301B/RT6301BH circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided by placing the low ESR ceramic input capacitor in parallel with a bulk capacitor with higher ESR to damp the voltage ringing. The input capacitor should be placed as close as possible to the VIN pin, with a low inductance connection to the PGND of the IC. In addition to a larger bulk capacitor, a small ceramic capacitor of 0.1 µF should be placed close to the VIN pin. The capacitor should be 0402 or 0603 in size. #### 18.3 **Output Capacitor Selection** The selection of Cout should satisfy the voltage ripple, transient loads, and ensure that control loop is stable. Loop stability can be checked by observing the load transient response. The peak-to-peak output ripple, $\Delta V_{OUT}$ , is characterized by two components, ESR ripple $\Delta VP-P_{ESR}$ and capacitive ripple $\Delta VP-P_{C}$ , which are expressed as follows: $$\Delta V_{OUT} = \Delta V_{P-P\_ESR} + \Delta V_{P-P\_C}$$ $$\Delta V_{P-P} = \Delta I_L \times R_{ESR}$$ $$\Delta V_{P-P\_C} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$ where $\Delta I_L$ is the peak-to-peak inductor ripple current and RESR is the equivalent series resistance of Cout. The output ripple is highest at the maximum input voltage since ∆I<sub>L</sub> increases with the input voltage. Multiple www.richtek.com capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Regarding the transient loads, the VSAG and VSOAR requirements should be taken into consideration for choosing the output capacitance value. The amount of output sag is a function of the maximum duty factor, which is calculated from the on-time and minimum off-time. $$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$ $$D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF\_MIN}}$$ The worst-case output sag voltage is determined by: $$\Delta V_{OUT\_SAG} = \frac{L \times I_{L\_PEAK}^2}{2 \times C_{OUT} \times (V_{IN} \times D_{MAX} - V_{OUT})}$$ When the load is removed, the amount of overshoot due to stored inductor energy is calculated as: $$\Delta V_{OUT\_SOAR} = \frac{L \times I_{L\_PEAK}^{2}}{2 \times C_{OUT} \times V_{OUT}}$$ Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. Be careful to consider the voltage coefficient of ceramic capacitors when choosing the value and case size. Most ceramic capacitors lose 50% or more of their rated value when used near their rated voltage. #### 18.4 **External Vcc Capacitor** Good bypassing at the VCC pin is necessary to supply the high transient currents required by the MOSFET gate drivers. Place a low ESR MLCC capacitor (C = 4.7μF/0603) as close as possible to the VCC pin and the AGND pin. Do not connect the VCC pin to provide power to other devices or loads. #### 18.5 External Bootstrap Capacitor and Resistor (CBOOT and RBOOT) Connect a $0.1\mu F/0603$ low E04SR ceramic capacitor and a $\leq 10\Omega$ resistor between BOOT pin and the LX pin. This bootstrap capacitor provides the gate driver supply voltage for the high-side MOSFET. The internal gate driver is optimized to turn the high-side MOSFET on fast enough for low power loss and good efficiency, but also slow enough to reduce EMI. Most of EMI occurs since VLx rises rapidly when the high-side MOSFET is turned on fast. In some cases, slightly increasing the RBOOT reduces EMI and the LX pin spike directly, but the switching loss of the high-side MOSFET and die/case temperature are also increased. #### 18.6 **Thermal Consideration** The junction temperature should never exceed the absolute maximum junction temperature T<sub>J(MAX)</sub>, listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula: $$PD(MAX) = (TJ(MAX) - TA) / \theta JA$$ where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and θJA is the junction-toambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta$ JA(EVB), is highly package dependent. For a WQFN-19L 3x3 (FC) package, the thermal resistance, θJA(EVB), is 34.31°C/W on a high effective-thermalconductivity four-layer test board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated as below: $PD(MAX) = (125^{\circ}C - 25^{\circ}C) / (34.31^{\circ}C/W) = 2.91W$ for a WQFN-19L 3x3 (FC) package. The maximum power dissipation depends on the operating ambient temperature for the fixed TJ(MAX) and the thermal resistance, $\theta$ JA(EVB). The derating curves in Figure 6 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 6. Derating Curve of Maximum Power Dissipation #### 18.7 **Layout Considerations** Printed circuit board (PCB) layout design for switch-mode power supply ICs is critical and important. An improper PCB layout brings lots of problems in the power supply, such as poor output voltage regulation, switching jitter, bad thermal performance, excessive radiated noise, and reduced component reliability. To avoid these issues, designers have to understand the current trace and signal flow in the switching power supply. The following are design considerations of PCB layout for switching power supplies: - For suppressing phase ringing and extra power losses that affect device reliability, the input capacitors must be placed close to the VIN pin to reduce the influence of parasitic inductance. - For thermal stress and power consumption considerations, the current paths of VIN and VOUT should be as short and wide as possible to decrease the trace impedance. - Since the LX node voltage swings from VIN to 0V with very fast rising and falling times, switching power supplies suffer quite serious EMI issues. To eliminate EMI problems, the inductor must be place as close as possible to the IC to narrow the LX node area. Besides, the LX node should be arranged on the same plate to reduce coupling noise paths caused by parasitic capacitance. - For system stability and coupling noise elimination, sensitive components and signals, such as control signals and feedback loops, should be kept away from the LX node. - For enhancing noise immunity on the VCC pin, the decoupling capacitor must be connected from VCC to AGND, and the capacitor should be placed close to the IC. - The feedback signal path from Vout to the IC should be wide and kept away from high switching paths. March RT6301B RT6301BH DS-00 - The trace width and numbers of vias should be designed based on application current. Ensure the switching power supply has great thermal performance and good efficiency. - To optimize regulation and enhance load transient performance, thereby reducing the number of required output capacitors, it is strongly recommended to place the output capacitors as close as possible to the feedback sensing node that is connected to the IC's feedback pin. - The impedance of the VDDQ feedback trace must be less than 150m $\Omega$ . An example of a PCB layout guide is shown in Figure 7 for reference. Figure 7. Layout Guide for the RT6301B (Top Layer) Figure 8. Layout Guide for the RT6301B (Bottom Layer) **Note 14.** The information provided in this section is for reference only. The customer is solely responsible for the designing, validating, and testing your product incorporating Richtek's product and ensure such product meets applicable standards and any safety, security, or other requirements. March 2025 RT6301B RT6301BH DS-00 ### 19 Outline Dimension | Cumbal | Dimensions | In Millimeters | Dimensions In Inches | | | |--------|------------|----------------|----------------------|-------|--| | Symbol | Min | Max | Min | Max | | | А | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | A3 | 0.175 | 0.250 | 0.007 | 0.010 | | Tolerance ±0.050 mm W-Type 19L QFN 3x3 Package (FC) ## 20 Footprint Information | Package | Number of Pins | Tolerance | |----------------------|----------------|-----------| | V/W/U/XQFN3x3-19(FC) | 19 | ±0.05 mm | # 21 Packing Information ### 21.1 Tape and Reel Data | Package Type | Tape Size<br>(W1) (mm) | Pocket Pitch<br>(P) (mm) | Reel S (mm) | ize (A) | Units per<br>Reel | Trailer<br>(mm) | Leade<br>r(mm) | Reel Width (W2)<br>Min/Max (mm) | |--------------------------|------------------------|--------------------------|-------------|---------|-------------------|-----------------|----------------|---------------------------------| | (V, W)<br>QFN/DFN<br>3x3 | 12 | 8 | 180 | 7 | 1,500 | 160 | 600 | 12.4/14.4 | C, D, and K are determined by component size. The clearance between the components and the cavity is as follows: - For 12mm carrier tape: 0.5mm maximum | Tana Siza | W1 | F | ) | Е | 3 | F | = | Ø | IJ | ŀ | < | Н | |-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|-------|-------| | Tape Size | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Max | | 12mm | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 1.0mm | 1.3mm | 0.6mm | #### 21.2 Tape and Reel Packing | Step | Photo/Description | Step | Photo/Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Reel 7" | 4 | RICHTER OF THE PROPERTY | | | | | 5 15 15 PS. 11.1161 25 A. 25 A. 71 | | 2 | MERCHANCES ACTION AC | 5 | | | | HIC & Desiccant (1 Unit) inside | | 12 inner boxes per outer box | | 3 | RECTIFICATION OF THE PROPERTY | 6 | RICHTEK RICHEK BURN. | | | Caution label is on backside of Al bag | | Outer box Carton A | | Container | F | Reel | Вох | | | Carton | | | |---------------|------|-------|-------|-------|-------|----------|---------------------|--------| | Package | Size | Units | Item | Reels | Units | Item | Boxes | Unit | | (V, W) | 7" | 4.500 | Box A | 3 | 4,500 | Carton A | 12 | 54,000 | | QFN & DFN 3x3 | / | 1,500 | Box E | 1 | 1,500 | For Co | mbined or Partial I | Reel. | #### 21.3 **Packing Material Anti-ESD Property** | Surface<br>Resistance | Aluminum<br>Bag | Reel | Cover tape | Carrier tape | Tube | Protection Band | |---------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | $\Omega$ /cm <sup>2</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | ### **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1st Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries Copyright © 2025 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. 22 Datasheet Revision History | Version | Date | Description | Item | |---------|-----------|-------------|------| | 00 | 2025/3/27 | Final | |