## **RT6336**

Sample & Buy

## 23V, 6A Synchronous Buck Converter with 3.3V/5V LDO

### **1** General Description

The RT6336 family consists of high-efficiency synchronous buck converters with pseudo constant switching frequency 500kHz, delivering up to 6A output current. The RT6336A/RT6336B and RT6336AH/RT6336BH operate from 4.5V to 23V input The output voltage of the voltage. RT6336A/RT6336AH is programmed between 0.6V to 5.5V and RT6336B/RT6336BH is fixed to 3.3V output voltage. The input voltage of RT6336C/RT6336CH ranges from 5.2V to 23V and the output voltage of RT6336C/RT6336CH is fixed to 5.1V.

The RT6336 family adopts Advanced Constant On-Time (ACOT<sup>®</sup>) control architecture that provides ultrafast transient response and further reduces the external component count. In steady states, the ACOT<sup>®</sup> operates at nearly constant switching frequency over line, load, and output voltage ranges and makes the EMI filter design easier.

By setting the voltage of the EN/MODE pin, the RT6336 family operates either in diode emulation mode (DEM) or ultrasonic mode (USM) at light load. The USM maintains the operation frequency above 25kHz, which eliminates the acoustic noise. In the DEM, the RT6336 family provides the best light-load efficiency and improves the acoustic noise with a spread spectrum function.

The RT6336 family provides a Power-Good indicator for easy system sequence control. Full protection features are also integrated in the device, including the cycle-by-cycle current limit, OVP, UVP, input UVLO, and OTP.

All above functions are integrated in a UQFN-23L 3x3 (FC) package. The recommended junction temperature is -40°C to 125°C.

### 2 Features

- Input Voltage Range
  - RT6336A/RT6336B and RT6336AH/RT6336BH:
     4.5V to 23V
  - RT6336C/RT6336CH: 5.2V to 23V
- Output Voltage
  - RT6336A/RT6336AH: 0.6V to 5.5V
  - RT6336B/RT6336BH: 3.3V
    RT6336C/RT6336CH: 5.1V
- 6A Continuous Output Current
- Stable with POSCAP and MLCC Capacitors
- Fast Transient Response
- Diode Emulation Mode (DEM) for Power Saving
- Ultrasonic Mode (USM) for Avoiding Acoustic
   Noise
- Pseudo Constant Switching Frequency 500kHz
   in CCM
- Internal Power MOSFET Switch 30mΩ (High-Side) and 16mΩ (Low-Side)
- LDO
  - RT6336B/RT6336BH: 3.3V/100mA
  - RT6336C/RT6336CH: 5V/100mA
- Current Limit
  - RT6336A/RT6336AH: Adjustable (5A, 7A, or 9A)
  - RT6336B/RT6336BH/RT6336C/RT6336CH: 10A
- Output Undervoltage/Overvoltage Protection
   (UVP/OVP)
  - RT6336A/RT6336B/RT6336C: Latched Mode
     UVP/OVP
  - RT6336AH/RT6336BH/RT6336CH: Hiccup Mode UVP and Non-Latched Mode OVP
- Input Undervoltage Lockout (UVLO)
- Over-Temperature Protection (OTP)
  - RT6336A/RT6336B/RT6336C: Latched Mode
     OTP
  - RT6336AH/RT6336BH/RT6336CH: Non-Latched Mode OTP

## **RT6336**



### **3** Applications

- Laptop Computers
- Tablet PCs
- Networking Systems
- Servers
- Personal Video Recorders
- Flat Panel Television and Monitors
- Distributed Power Systems

### **4 Ordering Information**

#### RT6336

Package Type<sup>(1)</sup> QUF: UQFN-23L 3x3 (FC) (U-Type)

Lead Plating System
 G: Richtek Green Policy Compliant<sup>(2)</sup>

Output Voltage & Protection Option
A: Adjustable & Latched Mode <sup>(3)</sup>
B: 3.3V & Latched Mode <sup>(3)</sup>
C: 5.1V & Latched Mode <sup>(3)</sup>
AH: Adjustable & Hiccup Mode <sup>(4)</sup>
BH: 3.3V & Hiccup Mode <sup>(4)</sup>
CH 5.1V& Hiccup Mode <sup>(4)</sup>

#### Note 1.

- Marked with <sup>(1)</sup> indicated: Compatible with the current requirements of IPC/JEDEC J-STD-020.
- Marked with <sup>(2)</sup> indicated: Richtek products are Richtek Green Policy compliant.
- Marked with <sup>(3)</sup> indicated: Latched mode for UVP, OVP, and OTP
- Marked with <sup>(4)</sup> indicated: Hiccup mode for UVP and Nonlatched mode for OVP and OTP

### **5 Marking Information**

RT6336AGQUF



ZE=: Product Code YMDAN: Date Code

#### RT6336AHGQUF



#### RT6336BGQUF



#### RT6336BHGQUF



ZG=: Product Code YMDAN: Date Code

#### RT6336CGQUF



#### RT6336CHGQUF



ZJ=: Product Code YMDAN: Date Code

**RT6336** 

### **6 Simplified Application Circuit**

Г

|                                        |                   | RT6336A/                                               | AH                                   |                                                                                               |
|----------------------------------------|-------------------|--------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|
| V <sub>IN O</sub>                      |                   | VIN                                                    | PG                                   | R <sub>BOOT</sub> o V <sub>PG</sub>                                                           |
|                                        | ⊥ C <sub>IN</sub> |                                                        | BOOT                                 |                                                                                               |
|                                        | Ţ                 |                                                        |                                      |                                                                                               |
| V <sub>CC</sub> 0                      | -                 | VCC                                                    | SW                                   | V VOUT                                                                                        |
|                                        |                   |                                                        |                                      |                                                                                               |
|                                        | <u> </u>          | AGND                                                   |                                      | $+ C_{FF} \ge R^1$                                                                            |
| V <sub>ILMT</sub> o                    | =                 | ILMT                                                   | FB                                   |                                                                                               |
| V <sub>EN/MODE</sub> O                 | <del>т</del>      | EN/MODE                                                |                                      |                                                                                               |
|                                        |                   | VCC_EXT                                                |                                      | ₹ R2                                                                                          |
|                                        |                   |                                                        | PGND                                 |                                                                                               |
|                                        | Ŧ                 |                                                        | I GIVE                               |                                                                                               |
|                                        |                   |                                                        |                                      |                                                                                               |
|                                        |                   |                                                        |                                      |                                                                                               |
|                                        |                   | RT6336B/E                                              | 3H                                   |                                                                                               |
| Ň                                      |                   | RT6336B/E<br>RT6336C/0                                 | ж                                    |                                                                                               |
| V <sub>IN 0</sub>                      | -                 |                                                        | ж<br>PG                              | R <sub>BOOT</sub>                                                                             |
| Vin o                                  |                   | RT6336C/0                                              | ж                                    |                                                                                               |
|                                        |                   | RT6336C/(<br>VIN                                       | ж<br>PG<br>BOOT                      |                                                                                               |
| V <sub>IN 0</sub><br>V <sub>CC</sub> 0 | <u>∔</u>          | RT6336C/0                                              | ж<br>PG                              |                                                                                               |
|                                        |                   | RT6336C/(<br>VIN<br>VCC                                | ₩<br>PG<br>BOOT<br>SW                |                                                                                               |
| V <sub>CC</sub> o                      |                   | RT6336C/(<br>VIN<br>VCC<br>AGND                        | ж<br>PG<br>BOOT                      |                                                                                               |
| V <sub>CC</sub> 0                      |                   | RT6336C/C<br>VIN<br>VCC<br>AGND<br>EN/MODE             | ₩<br>PG<br>BOOT<br>SW                |                                                                                               |
| V <sub>CC</sub> o                      |                   | RT6336C/(<br>VIN<br>VCC<br>AGND                        | ж<br>PG<br>BOOT<br>SW<br>VOUT        | $C_{BOOT}$ $V \rightarrow C_{BOOT}$ $V \rightarrow C_{BOOT}$ $V \rightarrow C_{FF}$ $C_{OUT}$ |
| V <sub>CC</sub> 0                      |                   | RT6336C/C<br>VIN<br>VCC<br>AGND<br>EN/MODE             | ₩<br>PG<br>BOOT<br>SW                | $C_{BOOT}$ $V \rightarrow C_{BOOT}$ $V \rightarrow C_{BOOT}$ $V \rightarrow C_{FF}$ $C_{OUT}$ |
| V <sub>CC</sub> 0                      |                   | RT6336C/C<br>VIN<br>VCC<br>AGND<br>EN/MODE             | ж<br>PG<br>BOOT<br>SW<br>VOUT        | $C_{FF} = C_{OUT}$                                                                            |
|                                        |                   | RT6336C/(<br>VIN<br>VCC<br>AGND<br>EN/MODE<br>VCC_EXT* | H<br>PG<br>BOOT<br>SW<br>VOUT<br>FF* | $C_{FF} = C_{OUT}$                                                                            |
|                                        |                   | RT6336C/(<br>VIN<br>VCC<br>AGND<br>EN/MODE<br>VCC_EXT* | H<br>PG<br>BOOT<br>SW<br>VOUT<br>FF* | $C_{FF} = C_{OUT}$                                                                            |

|                     | RT6336B/RT6336BH | RT6336C/RT6336CH |
|---------------------|------------------|------------------|
| LDO3/5*(Pin<br>23)  | ✓ (LDO3)         | ✓ (LDO5)         |
| VCC_EXT*(Pin<br>21) | ✓                | N/A              |
| FF*(Pin 21)         | N/A              | $\checkmark$     |

### **Table of Contents**

| Gener        | al Description 1                                        |
|--------------|---------------------------------------------------------|
| Featur       | ·<br>·es錯誤! 尚未定義書籤。                                     |
| Applic       | ations 2                                                |
| Simpli       | fied Application Circuit3                               |
| Orderi       | ng Information2                                         |
| Markir       | ng Information 2                                        |
|              | onfiguration 5                                          |
|              | onal Pin Description 5                                  |
| Functi       | onal Block Diagram 8                                    |
| Absoli       | ute Maximum Ratings11                                   |
|              | atings11                                                |
|              | nmended Operating Conditions11                          |
|              | al Information12                                        |
| Electri      | cal Characteristics12                                   |
| Typica       | Al Application Circuit16                                |
| Typica       | Il Operating Characteristics18                          |
| •            | tion23<br>ACOT <sup>®</sup> Control Architecture23      |
| 17.1         |                                                         |
| 17.2         | Average Output Voltage Control Loop23                   |
| 17.3         | High Voltage Conversion Ratio Function23                |
| 17.4<br>17.5 | Diode Emulation Mode (DEM)24<br>Ultrasonic Mode (USM)24 |
| 17.5         | On-Time Reduction Function for DEM25                    |
| 17.0         | Spread Spectrum Function for DEM25                      |
| 17.8         | EN/MODE Sink Current25                                  |
| 17.0         | Soft-Start26                                            |
| 17.10        | Valley Current-Limit Setting26                          |
| 17.10        | Valley Current Limit26                                  |
| 17.12        | Peak Current Limit26                                    |
| 17.13        | Output Undervoltage Protection (UVP)27                  |
| 17.14        | Output Overvoltage Protection (OVP)27                   |
| 17.15        | Over-Temperature Protection (OTP)27                     |
| 17.16        | Input Undervoltage Lockout (UVLO)27                     |
| 17.17        | Enable Control and Mode Selection28                     |
| 17.18        | Internal Output Voltage Discharge29                     |
| 17.19        | Internal V <sub>CC</sub> Regulator (VCC)29              |
| 17.20        | Low Dropout Regulator (LDO)29                           |
| 17.21        | External Voltage Input for                              |
|              | V <sub>CC</sub> (VCC_EXT)30                             |
| 17.22        | Power Good (PG)30                                       |
| 17.23        | Power Sequence30                                        |
|              | -                                                       |

| 18 | Applic | ation Information                        |    |
|----|--------|------------------------------------------|----|
|    | 18.1   | Output Voltage Adjust                    | 40 |
|    | 18.2   | Inductor Selection                       | 41 |
|    | 18.3   | Input Capacitor Selection                | 41 |
|    | 18.4   | Output Capacitor Selection               | 42 |
|    | 18.5   | Internal V <sub>CC</sub> Regulator (VCC) | 43 |
|    | 18.6   | External Bootstrap Capacitor and         |    |
|    |        | Resistor (CBOOT and RBOOT)               | 43 |
|    | 18.7   | Output Voltage Programming               | 43 |
|    | 18.8   | Feedforward Capacitor CFF Design         | 44 |
|    | 18.9   | Thermal Considerations                   | 46 |
|    | 18.10  | Layout Considerations                    | 47 |
|    | 18.11  | Thermal Performance                      | 50 |
| 19 |        | e Dimension                              |    |
| 20 | Footpr | int Information                          | 53 |
| 21 | Packin | g Information                            | 54 |
|    | 21.1   | Tape and Reel Data                       | 54 |
|    | 21.2   | Tape and Reel Packing                    | 55 |
|    | 21.3   | Packing Material Anti-ESD Property -     | 56 |

www.richtek.com

**RT6336** 

### 7 Pin Configuration

(TOP VIEW)



UQFN-23L 3x3 (FC)

### **8** Functional Pin Description

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | BOOT     | Bootstrap supply for the high-side gate driver. Connect a high-quality and low ESR ceramic capacitor (minimum C = $0.1\mu$ F/0603) from the BOOT pin to the LX pin through short and low inductance paths. During the period of low-side MOSFET turn-on, the bootstrap capacitor is charged by the BOOT pin to store the required energy for the high-side gate driver. A bootstrap resistor (0603 size, $\leq 10\Omega$ ) in series with the bootstrap capacitor is strongly recommended for reducing the voltage spike at the LX node. |
| 2, 3    | LX       | The switch node of the buck converter is internally connected to the source terminal of the high-side MOSFET and the drain terminal of the low-side MOSFET. LX is also used for the internal ramp generation, on-time generation, and current detection. Connect this pin to the output inductor and keep the sensitive traces and signals away.                                                                                                                                                                                         |
| 4 to 14 | PGND     | Ground return from the low-side power MOSFET and its driver. Directly soldering to a large PCB PGND plane and connecting thermal vias under the PGND pin are required to minimize the parasitic impedance and thermal resistance.                                                                                                                                                                                                                                                                                                        |
| 15, 16  | VIN      | Input voltage pin. The VIN pin is used to supply the internal bias voltage, VCC and LDO. Use wide PCB traces and multiple vias to make the connection. Apply at least two layers for the input trace. Connecting the ceramic capacitor (C = $10\mu$ F/0805x2 + $0.1\mu$ F/0603x1) as close as possible from the VIN pin to the PGND pin is necessary.                                                                                                                                                                                    |
| 17      | EN/MODE  | Enable and operation mode control input. In order to ensure the IC logic status of turn-on/off, the low logic time length of the EN/MODE control signal must be larger than $0.5\mu$ s. DO NOT leave this pin floating. The RT6336 family supports either diode emulation mode (DEM) or ultrasonic mode (USM) at light load (<br><u>Table 3</u> ) through setting the voltage of the EN/MODE pin. Regarding the EN/MODE control logic of the RT6336 family, refer to <u>Table 4</u> .                                                    |

Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

## **RT6336**

### RICHTEK

| Pin No. | Pin Name                      | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18      | PG                            | The power-good indicator is an open-drain output. This pin is pulled low as UVP, OVP, OTP, EN/MODE is low or the output voltage is not regulated (such as before soft-start). An external pull-up resistor to VCC or another external rail is required, and the recommended pull-up resistor ranges from 10k $\Omega$ to 100k $\Omega$ . Do not pull the PG voltage higher than 6V.                                                                                                                                                                                                                                                                                                      |
| 19      | AGND                          | Ground of internal analog circuitry. AGND must be connected to the PGND plane through a single point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20      | VCC                           | Internal LDO output. Used as a supply to internal control circuits. DO NOT connect to any external loads. Connect a high-quality capacitor (C = $1\mu$ F/0603) from this pin to AGND. When the voltage on VCC_EXT (RT6336A/RT6336AH/RT6336B/RT6336BH) or VOUT (RT6336C/RT6336CH) pin is higher than the "VCC bypass switch turn-on voltage", the VCC will be internally switched over to VCC_EXT (or VOUT) to reduce power consumption (refer to Figure 4 and Figure 5).                                                                                                                                                                                                                 |
|         | FB<br>(RT6336A/RT6336AH)      | Feedback voltage input. A resistor divider from VOUT to FB sets the desired VOUT level. VOUT is regulated by FB tracking the internal reference voltage 0.6V. Further, FB is used to detect output voltage status for OVP, UVP, or PG. If the FB voltage is below 60% of the internal reference 0.6V, the UVP is triggered. If the FB voltage is greater than 120% of the internal reference 0.6V, the OVP is triggered. After soft-start is completed, if the FB voltage is greater than 90% of the internal reference 0.6V, PG is pulled high. Conversely, if the FB voltage is below 74% of the internal reference 0.6V, PG is pulled how.                                            |
| 21      | VCC_EXT<br>(RT6336B/RT6336BH) | External voltage input for VCC. If an external 5V supply voltage is applied to the VCC_EXT pin, VCC will be internally switched over to the VCC_EXT pin and the internal LDO of VCC will be disabled for further reducing the power consumption. Note: in order to avoid any noise disturbance, including switching noise, an external 5V supply voltage must be stable and constant. Hence, an RC filter (R = $1.1\Omega/0603$ and C = $4.7\mu$ F/0603) is required between an external 5V supply voltage and the VCC_EXT pin. It should be placed as close as possible to the VCC_EXT pin. Leave the VCC_EXT pin floating if this pin is not used.                                     |
|         | FF<br>(RT6336C/RT6336CH)      | Output feedforward pin. The FF pin is connected between internal divider resistors. A proper feedforward capacitor connecting from the VOUT pin to the FF pin can enhance the transient performance. Furthermore, the FF pin is used to detect output voltage status for OVP, UVP, or PG. If the FF voltage is below 60% of the internal reference 1V, the UVP is triggered. If the FF voltage is greater than 120% of the internal reference 1V, the OVP is triggered. After soft-start is completed, if the FF voltage is greater than 90% of the internal reference 1V, PG is pulled high. Conversely, if the FF voltage is below 77% of the internal reference 1V, PG is pulled low. |
| 22      | VCC_EXT<br>(RT6336A/RT6336AH) | External voltage input for VCC. If an external 5V supply voltage is applied to the VCC_EXT pin, VCC will be internally switched over to the VCC_EXT pin and the internal LDO of VCC will be disabled for further reducing the power consumption. Note, in order to avoid any noise disturbance, including switching noise, an external 5V supply voltage must be stable and constant. Hence, an RC filter (R = $1.1\Omega/0603$ and C = $4.7\mu$ F/0603) is required between an external 5V supply voltage and the VCC_EXT pin. It should be placed as close as possible to the VCC_EXT pin. Leave the VCC_EXT pin floating if this pin is not used.                                     |

 Copyright © 2025 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 RT6336\_DS-00
 May 2025



| Pin No. | Pin Name                   | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | VOUT<br>(RT6336B/RT6336BH) | Output voltage sense pin. Connect to the output of the buck converter. LDO3 (3.3V) will be internally switchover to the VOUT pin when the LDO bypass switch is turned on. Furthermore, the VOUT pin is used to detect output voltage status for OVP, UVP, or PG. If the output voltage is below 60% of the fixed output voltage 3.3V, the UVP is triggered. If the output voltage is greater than 120% of the fixed output voltage is greater than 90% of the fixed output voltage 3.3V, PG is pulled high. Conversely, if the output voltage is below 77% of fixed output voltage 3.3V, PG is pulled low. |
|         | VOUT<br>(RT6336C/RT6336CH) | Output voltage sense pin. Connect to the output of the buck converter. LDO5 (5V) and VCC will be internally switched over to the VOUT pin when the VCC and LDO bypass switches are turned on.                                                                                                                                                                                                                                                                                                                                                                                                              |
|         | ILMT<br>(RT6336A/RT6336AH) | Valley current limit setting pin.<br>5A: Connect the ILMT pin to PGND.<br>7A: Leave the ILMT pin floating/open.<br>9A: Connect the ILMT pin to 5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23      | LDO3<br>(RT6336B/RT6336BH) | Internal 3.3V LDO output. Bypass a capacitor ( $10\mu$ F/0603) to PGND. This pin is capable of sourcing 100mA. When the input voltage exceeds the UVLO rising threshold, the internal 3.3V LDO is enabled. Besides, LDO3 switches over to the VOUT pin after the soft-start period is finished.                                                                                                                                                                                                                                                                                                            |
|         | LDO5<br>(RT6336C/RT6336CH) | Internal 5V LDO output. Bypass a capacitor ( $10\mu$ F/0603) to PGND. This pin is capable of sourcing 100mA. When the input voltage exceeds the UVLO rising threshold, the internal 5V LDO is enabled. Besides, LDO5 switches over to the VOUT pin after the soft-start period is finished.                                                                                                                                                                                                                                                                                                                |

## **RT6336**



### 9 Functional Block Diagram

#### 9.1 RT6336A/RT6336AH







#### 9.3 RT6336B/RT6336BH





#### 9.4 RT6336C/RT6336CH



### **10 Absolute Maximum Ratings**

#### (<u>Note 2</u>)

| <ul> <li>Supply Input Voltage, VIN</li></ul>                 |
|--------------------------------------------------------------|
| Enable/Mode Pin Voltage, VEN/MODE                            |
| VCC Pin Voltage, Vcc                                         |
| • VOUT Pin Voltage, Vout (RT6336B/BH)                        |
| <ul> <li>VOUT Pin Voltage, Vout (RT6336C/CH)</li></ul>       |
| • Switch Voltage, VLX0.3V to (VIN + 0.3V)                    |
| <10ns10V to 38V                                              |
| <5ns14V to 38V                                               |
| • Boot Voltage, VBS (VLX-0.3V) to (VLX + 6V)                 |
| Other I/O Pin Voltages0.3V to 6V                             |
| Lead Temperature (Soldering, 10 sec.) 260°C                  |
| Junction Temperature 150°C                                   |
| <ul> <li>Storage Temperature Range –65°C to 150°C</li> </ul> |

**Note 2.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

### 11 ESD Ratings

#### (<u>Note 3</u>)

ESD Susceptibility
 HBM (Human Body Model)------ 2kV

Note 3. Devices are ESD sensitive. Handling precautions are recommended.

### **12 Recommended Operating Conditions**

#### (<u>Note 4</u>)

| • 5 | Supply Input Voltage (RT6336A/RT6336AH/RT6336B/RT6336BH) | 4.5V to 23V                      |
|-----|----------------------------------------------------------|----------------------------------|
| • 5 | Supply Input Voltage (RT6336C/RT6336CH)                  | 5.2V to 23V                      |
| • J | unction Temperature Range                                | $-40^{\circ}C$ to $125^{\circ}C$ |

Note 4. The device is not guaranteed to function outside its operating conditions.

### **13 Thermal Information**

(Note 5 and Note 6)

|                     | Thermal Parameter                                       | UQFN-23L 3x3 (FC) | Unit |
|---------------------|---------------------------------------------------------|-------------------|------|
| θја                 | Junction-to-ambient thermal resistance (JEDEC standard) | 40.8              | °C/W |
| θJC(Top)            | Junction-to-case (top) thermal resistance               | 6.8               | °C/W |
| $\theta$ JC(Bottom) | Junction-to-case (bottom) thermal resistance            | 4.2               | °C/W |
| θJA(EVB)            | Junction-to-ambient thermal resistance (specific EVB)   | 30.6              | °C/W |
| ΨJC(Top)            | Junction-to-top characterization parameter              | 0.14              | °C/W |
| ΨЈВ                 | Junction-to-board characterization parameter            | 17                | °C/W |

**Note 5.** For more information about thermal parameter, see the Application and Definition of Thermal Resistances report, <u>AN061</u>.

**Note 6.** θ<sub>JA(EVB)</sub>, Ψ<sub>JC(TOP)</sub>, and Ψ<sub>JB</sub> are measured on a high effective-thermal-conductivity four-layer test board (Richtek EVB) which is in size of 140mm x 90mm; furthermore, all layers with 1 oz. Cu. Thermal resistance/parameter values may vary depending on the PCB material, layout, and test environmental conditions.

### **14 Electrical Characteristics**

(V<sub>IN</sub> = 12V. The typical values are referenced to  $T_A = T_J = 25^{\circ}C$ . Both minimum and maximum values are referenced to  $T_A = T_J$  from  $-10^{\circ}C$  to  $105^{\circ}C$ . Unless otherwise specified.)

| Parameter                     | Symbol                                | Test Conditions                                                                                                                                                                                         | Min       | Тур | Max | Unit |
|-------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|------|
| Supply Voltage                | · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                         |           |     |     |      |
| Input Voltage Range           | Vin                                   | RT6336A/RT6336AH/RT6336B/<br>RT6336BH                                                                                                                                                                   | 4.5       |     | 23  | V    |
|                               |                                       | RT6336C/RT6336CH                                                                                                                                                                                        | 5.2       |     | 23  |      |
| Supply Current                |                                       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                   |           |     |     |      |
| Sumply Current                |                                       | RT6336A/RT6336AH: VEN/MODE = 0V                                                                                                                                                                         |           | 5   |     | μA   |
| Supply Current<br>(Shutdown)  | ISHDN                                 | RT6336B/RT6336C and<br>RT6336BH/RT6336CH: V <sub>EN/MODE</sub><br>= 0V                                                                                                                                  |           | 40  |     | μA   |
|                               |                                       | RT6336A/RT6336AH:<br>VEN/MODE = 5V (diode emulation<br>mode),<br>VOUT = VSET x 105%, not<br>switching                                                                                                   | 70        | 85  | 105 | μΑ   |
| Supply Current<br>(Quiescent) | IQ                                    | RT6336B/RT6336BH:<br>VEN/MODE = 5V (diode emulation<br>mode),<br>VOUT = VSET x 105%, not<br>switching<br>RT6336C/RT6336CH:<br>VEN/MODE = 5V (diode emulation<br>mode),<br>VFF = 1 x 105%, not switching | 75        | 95  | 130 | μΑ   |
| UVLO                          |                                       |                                                                                                                                                                                                         |           |     |     |      |
| UVLO Rising Threshold         | VUVLO Rising                          | RT6336A/RT6336AH/RT6336B/RT<br>6336BH                                                                                                                                                                   | 3.8       | 4.1 | 4.4 | v    |
| 5                             | 3                                     | RT6336C/RT6336CH                                                                                                                                                                                        | 4.1 4.4 4 |     | 4.7 |      |

Copyright © 2025 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

| Parameter                               | Symbol     | Test                                                        | Condi                   | tions                   | Min      | Тур  | Мах   | Unit     |
|-----------------------------------------|------------|-------------------------------------------------------------|-------------------------|-------------------------|----------|------|-------|----------|
| UVLO Hysteresis                         | VHYS       |                                                             |                         |                         |          | 0.3  |       | V        |
| Enable/Mode Logic Thre                  |            | ning                                                        |                         |                         |          |      |       | <u>.</u> |
| EN/MODE Input High<br>Voltage           | Ven/mode_h |                                                             |                         |                         | 400      | 635  | 880   | mV       |
| EN/MODE Input Low<br>Voltage            | Ven/mode_l |                                                             |                         |                         | 230      | 500  | 800   | mV       |
| EN/MODE Input Current                   | IEN/MODE   | VEN/MODE = 0.                                               | 1V                      |                         | 0        | 2    | 4     | μA       |
| Ultrasonic Mode                         | Ven/mode   |                                                             |                         |                         | 0.88     |      | 1.7   | V        |
| Diode Emulation Mode                    | Ven/mode   |                                                             |                         |                         | 2.3      | I    |       | V        |
| Output Voltage                          |            |                                                             |                         |                         |          |      |       |          |
| Output Voltage Set Point                | Vout       | RT6336B/RT<br>6336BH<br>RT6336C/RT                          | T <sub>A</sub> =<br>CCM | TJ = 25°C,              | 3.267    | 3.3  | 3.333 | v        |
|                                         |            | 6336CH                                                      | COM                     |                         | 5.049    | 5.1  | 5.151 |          |
| VCC Regulator Voltage                   | Vcc        |                                                             |                         |                         |          | 5    |       | V        |
| Feedback Reference                      |            |                                                             |                         |                         |          |      |       |          |
| Feedback Reference<br>Voltage           | VREF       | RT6336A/RT63<br>25°C, CCM                                   | 336AH                   | 1: TA = TJ =            | 0.594    | 0.6  | 0.606 | V        |
| Feedback Input Current                  | IFB        | RT6336A/RT63                                                | 336AH                   | 1: V <sub>FB</sub> = 4V | -100     |      | 100   | nA       |
| On-Resistance                           |            |                                                             |                         |                         |          |      |       |          |
| High-Side MOSFET On-<br>Resistance      | RDS(ON)_H  | TA = TJ = 25°C                                              | ;                       |                         |          | 30   |       | mΩ       |
| Low-Side MOSFET On-<br>Resistance       | Rds(on)_l  | TA = TJ = 25°C                                              | ;                       |                         |          | 16   |       | mΩ       |
| Discharge MOSFET On-<br>Resistance      | RDISCHG    | $T_A = T_J = 25^{\circ}C$<br>Ven/mode = 0V                  | ,                       | n LX to PGND            | 30       | 50   | 100   | Ω        |
| Current Limit                           |            |                                                             |                         |                         |          |      |       |          |
|                                         |            | RT6336A/RT63                                                | 336A                    | ILMT = 0V               | 4.5      | 5    | 5.5   |          |
|                                         |            | H:                                                          | ILMT = Ope              |                         | 5.9      | 7    | 8.1   | А        |
| Low-Side MOSFET<br>Valley Current Limit |            | ;                                                           | ILMT = 5V               | 7.7                     | 9        | 10.4 |       |          |
|                                         |            | RT6336B/RT6336C and<br>RT6336BH/RT6336CH: TA = TJ =<br>25°C |                         | 8                       | 10       | 12   | A     |          |
| ILMT Rising Threshold                   | VILMTH     | RT6336A/RT63                                                | 336AF                   | 1                       | Vcc -0.9 |      | Vcc   | V        |
| ILMT Falling Threshold                  | VILMTL     | RT6336A/RT63                                                | 336AH                   | 1                       |          |      | 0.9   | V        |
| Oscillator Frequency                    | 1          | 1                                                           |                         |                         | 1        | l    | I     |          |
| Oscillator Frequency                    | fosc       |                                                             |                         |                         | 400      | 500  | 600   | kHz      |
| On-Time Timer Control                   |            | 1                                                           |                         |                         |          |      | 1     |          |
| Minimum On-Time                         | ton_min    |                                                             |                         |                         |          | 55   |       | ns       |
|                                         |            | RT6336A/RT63                                                | 336AF                   | 1                       |          | 260  |       |          |
| Minimum Off-Time                        | toff_min   | RT6336B/RT63<br>RT6336BH/RT                                 |                         |                         |          | 200  |       | ns       |

**RT6336** 

## **RT6336**

RICHTEK

| Parameter                                                                                 | Symbol               | Test Cor                                                                                                                             | Min                                                                          | Тур | Max | Unit |    |
|-------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|------|----|
| Ultrasonic Mode                                                                           |                      |                                                                                                                                      |                                                                              |     |     |      |    |
| Operation Period                                                                          | tusм                 |                                                                                                                                      |                                                                              | 20  | 30  | 40   | μs |
| Soft-Start                                                                                |                      |                                                                                                                                      |                                                                              |     | •   |      |    |
|                                                                                           |                      | RT6336A/RT633<br>6AH                                                                                                                 |                                                                              | 1.8 | 2.4 | 2.9  |    |
| Soft-Start Time                                                                           | tss                  | RT6336B/RT633<br>6C and<br>RT6336BH/RT63<br>36CH                                                                                     | T <sub>A</sub> = T <sub>J</sub> = 25°C, -<br>from EN/MODE<br>high to PG high | 1.5 | 2.1 | 2.6  | ms |
|                                                                                           |                      | RT6336A/RT633<br>6AH                                                                                                                 | T T 0500                                                                     |     | 0.5 | 0.75 | ms |
| Output Rising Time                                                                        | tR                   | RT6336B/RT633<br>6C and<br>RT6336BH/RT63<br>36CH                                                                                     | RT6336B/RT633<br>6C and<br>RT6336BH/RT63<br>90% VOUT                         |     | 0.7 | 1.05 | ms |
| Output Overvoltage Pro                                                                    | tection              | ·                                                                                                                                    |                                                                              |     |     |      |    |
| Output Overvoltage<br>Threshold                                                           | V <sub>OVP_R</sub>   | RT6336A/RT6336<br>6336CH: VFB/VFF<br>RT6336B/RT6336                                                                                  | 114                                                                          | 120 | 126 | %    |    |
| Output Overvoltage                                                                        | .,                   | RT6336AH                                                                                                                             | _                                                                            |     | 8   |      |    |
| Hysteresis                                                                                | V <sub>OVP_F</sub>   | RT6336BH/RT633                                                                                                                       | 36CH                                                                         |     | 5   |      | %  |
| Output Overvoltage<br>Deglitch Time                                                       | tDEGLITCH_O<br>VP    |                                                                                                                                      |                                                                              |     | 11  |      | μS |
| Output Undervoltage Pr                                                                    | otection             |                                                                                                                                      | ·                                                                            |     |     |      |    |
| Output Undervoltage<br>Falling Threshold                                                  | V <sub>UVP_F</sub>   | RT6336A/RT6336AH/RT6336C/RT<br>6336CH: VFB/VFF falling<br>RT6336B/RT6336BH: VOUT falling                                             |                                                                              | 54  | 60  | 64   | %  |
| Output Undervoltage<br>Rising Threshold                                                   | V <sub>UVP_R</sub>   | RT6336A/RT6336<br>6336CH: VFB/VFF<br>RT6336B/RT6336                                                                                  |                                                                              | 72  |     | %    |    |
| Output Undervoltage<br>Deglitch Time                                                      | tDEGLITCH_U<br>VP    | RT6336A/RT6336<br>6336CH: force VF<br>falling threshold u<br>switching.<br>RT6336B/RT6336<br>below UVP falling<br>LX stop switching. |                                                                              | 11  |     | μs   |    |
|                                                                                           |                      | RT6336A/RT633<br>6AH                                                                                                                 |                                                                              | 1.8 | 2.4 | 2.9  |    |
| UV Blank Time                                                                             | t <sub>BLK_UVP</sub> | RT6336B/RT633<br>6C and<br>RT6336BH/RT6<br>336CH                                                                                     | From EN/MODE high                                                            | 1.5 | 2.1 | 2.6  | ms |
| Power Good                                                                                |                      |                                                                                                                                      |                                                                              |     |     |      |    |
| Power Good Threshold V <sub>PG</sub> RT6336A/RT6336AH/RT6336C/R<br>6336CH: VFB/VFF rising |                      | rising                                                                                                                               | 87                                                                           | 90  | 93  | %    |    |
|                                                                                           |                      | RT6336B/RT6336                                                                                                                       |                                                                              |     |     |      |    |





| Parameter                                  | Symbol               | Test Co                                                                             | nditions                             | Min   | Тур  | Max   | Unit |
|--------------------------------------------|----------------------|-------------------------------------------------------------------------------------|--------------------------------------|-------|------|-------|------|
|                                            |                      | RT6336A/RT6336<br>25°C                                                              |                                      |       | 16   |       |      |
| Power Good Hysteresis                      | V <sub>PG_HYS</sub>  | RT6336B/RT6336C and<br>RT6336BH/RT6336CH: T <sub>A</sub> = T <sub>J</sub> =<br>25°C |                                      |       | 13   |       | %    |
| Power Good Low<br>Deglitch Time            | tDEGLITCH_P<br>G     |                                                                                     |                                      |       | 11   |       | μs   |
| LDO Regulator                              |                      |                                                                                     |                                      |       |      |       |      |
| LDO Output Voltage                         | Vldo3                | RT6336B/RT633<br>6BH                                                                | TA = TJ = 25°C,<br>VEN/MODE = 0V,    | 3.25  | 3.3  | 3.35  | v    |
|                                            | Vldo5                | RT6336C/RT633<br>6CH                                                                | no bypass                            | 4.925 | 5    | 5.075 |      |
| LDO Dropout Voltage                        | Vdrop                | ILDO = 20mA, VE<br>bypass. ( <u>Note</u>                                            |                                      |       | 200  |       | mV   |
| LDO Output Current Limit                   | Ilim_ldo             |                                                                                     |                                      | 120   | 200  | 300   | mA   |
| LDO Bypass Switch                          |                      | ·                                                                                   |                                      |       | •    |       |      |
| LDO Bypass Switch On-<br>Resistance        | Rbyp_ldo             | RT6336B/RT633<br>6BH                                                                | $T_{\rm A} = T_{\rm A} = 25^{\circ}$ |       | 3    |       | Ω    |
|                                            |                      | RT6336C/RT633<br>6CH                                                                | TA = TJ = 25°C                       |       | 1.2  |       |      |
| LDO Bypass Switch                          | Vbyp_ldo_            | RT6336B/RT633<br>6BH                                                                |                                      | 2.9   | 3.1  | 3.3   | V    |
| Turn-On Voltage                            | ON                   | RT6336C/RT633<br>6CH                                                                |                                      | 4.55  | 4.7  | 4.85  | v    |
| Bypass Switch<br>Switchover Hysteresis     | VBYP_Switch_<br>HYS  | RT6336B/RT6336C and<br>RT6336BH/RT6336CH                                            |                                      | 0.1   | 0.2  | 0.3   | V    |
| VCC Bypass Switch                          |                      |                                                                                     |                                      |       |      |       |      |
| VCC Bypass Switch On-<br>Resistance        | VBYP_VCC             | T <sub>A</sub> = T <sub>J</sub> = 25°C                                              |                                      |       | 4.75 |       | Ω    |
| VCC Bypass Switch<br>Turn-On Voltage       | VBYP_VCC_<br>ON      |                                                                                     |                                      | 4.55  | 4.7  | 4.85  | V    |
| VCC Bypass Switch<br>Switchover Hysteresis | VVCC_Switch<br>_HYS  |                                                                                     |                                      | 0.1   | 0.2  | 0.3   | V    |
| Over-Temperature Protect                   | ction                |                                                                                     |                                      |       |      |       |      |
| Over-Temperature<br>Protection Threshold   | T <sub>OTP</sub>     |                                                                                     |                                      |       | 150  |       | °C   |
| Over-Temperature<br>Protection Hysteresis  | T <sub>OTP_HYS</sub> | RT6336AH/RT633                                                                      |                                      | 20    |      | °C    |      |

Note 7. Guaranteed by design.





### **15 Typical Application Circuit**



 $\mathsf{R}_{\mathsf{BOOT}}^*$  :  $\mathsf{R}_{\mathsf{BOOT}}$  is reserved for option.  $\mathsf{R}_{\mathsf{BOOT}}$  must be less than 10  $\Omega$ .



 $\mathsf{R}_{\text{BOOT}}^{}^{*}$  :  $\mathsf{R}_{\text{BOOT}}^{}$  is reserved for option.  $\mathsf{R}_{\text{BOOT}}^{}$  must be less than 10  $\!\Omega$ .



 $R_{BOOT}^*$ :  $R_{BOOT}$  is reserved for option.  $R_{BOOT}$  must be less than 10 $\Omega$ .

#### Table 1. Suggested Typical Component Selections for the Application-Part I

| Part Number           | Vout  | R1     | R2     | CFF           | L <sup>(2), (3)</sup> | CLDO           | REXT      | C <sub>EXT</sub> |  |  |  |
|-----------------------|-------|--------|--------|---------------|-----------------------|----------------|-----------|------------------|--|--|--|
|                       | 1.05V | 30.9kΩ | 41.2kΩ | 68pF/50V/0603 | 0.00.11               | 0.00.11        | 0.00.11   |                  |  |  |  |
| RT6336A/RT6336AH 3.3V | 1.8V  | 80.6kΩ | 40.2kΩ | 39pF/50V/0603 | 0.68µH                |                | ļ         |                  |  |  |  |
|                       | 3.3V  | 182kΩ  | 40.2kΩ | 33pF/50V/0603 | NA                    |                | 1.1Ω/0603 | 4.7µF/6.3V/0603  |  |  |  |
|                       | 5.1V  | 301kΩ  | 40.2kΩ |               |                       |                |           |                  |  |  |  |
| RT6336B/RT6336BH      | 3.3V  |        |        | NA            | 1.5μH                 | 10μF/6.3V/0603 |           |                  |  |  |  |
| RT6336C/RT6336CH      | 5.1V  | NA     | NA     | 22pF/50V/0603 |                       | 10μF/6.3V/0603 | NA        | NA               |  |  |  |

#### Table 2. Suggested Typical Component Selections for the Application-Part II

| Part Number        | V <sub>OUT</sub> | C <sub>IN</sub>  | C <sub>OUT</sub> | R <sub>BOOT</sub> | С <sub>воот</sub> | Cvcc          | C <sub>EN/MODE</sub> |
|--------------------|------------------|------------------|------------------|-------------------|-------------------|---------------|----------------------|
|                    | 1.05V            |                  | 22µF/6.3V/0805x6 | 0Ω/0603           | 0.1µF/50V/0603    | 1μF/6.3V/0603 | 0.1µF/50V/0603       |
| RT6336A/RT6336AH - | 1.8V             | 10μF/35V/0805x2  |                  |                   |                   |               |                      |
|                    | 3.3V             |                  |                  |                   |                   |               |                      |
|                    | 5.1V             | 0.1µF/50V/0603x1 |                  |                   |                   |               |                      |
| RT6336B/RT6336BH   | 3.3V             |                  | 22µF/6.3V/0805x4 |                   |                   |               |                      |
| RT6336C/RT6336CH   | 5.1V             |                  |                  |                   |                   |               |                      |

Note 8.

- 1. All the input and output capacitors are the suggested values, referring to the effective capacitances, subject to any derating effect, like a DC bias.
- 2. PEUE063T-R68MS: Size(mm) = 7.3 x 6.8 x 3, L =  $0.68\mu$ H, DCR =  $4.3m\Omega$ , I<sub>SAT</sub> = 18.5A
- 3. PEUE063T-1R5MS: Size(mm) =  $6.95 \times 6.6 \times 2.8$ , L =  $1.5\mu$ H, DCR =  $7.7m\Omega$ , I<sub>SAT</sub> = 14.8A



### 16 Typical Operating Characteristics

**RT6336** 





Efficiency vs. Output Current 100 95 Efficiency (%) 90 85  $V_{IN} = 12V$ V<sub>IN</sub> = 19V 80 RT6336C/CH, L = 1.5µH, V<sub>OUT</sub> = 5.1V, EN/MODE = 5V, Diode Emulation Mode . . . . . . 1 1 1 1 1 1 1 1 75 0.001 0.01 10 0.1 1 Output Current (A)





Copyright © 2025 Richtek Technology Corporation. All rights reserved.

## **RT6336**



## **RT6336**











Power On from EN/MODE





RICHTEK Copyright © 2025 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. www.richtek.com RT6336 DS-00 May





Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com







### 17 Operation

The RT6336 family is a high efficiency synchronous buck converter with integrated MOSFETs. The RT6336 family utilizes the proprietary Advanced Constant On-Time (ACOT<sup>®</sup>) control architecture providing vary fast transient response. The ultra-fast ACOT<sup>®</sup> control enables the use of small output capacitance and optimizes the component size without additional compensation network.

During normal operation, the high-side MOSFET turns on with a fixed one-shot on-time timer after the beginning of each clock cycle. The inductor current linearly increases when the high-side MOSFET turns on and the low-side MOSFET turns off. Similarly, the inductor current linearly decreases when the high-side MOSFET turns off and the low-side MOSFET turns on. The voltage ripple on the output has a similar shape to the inductor current due to the output capacitor ESR.

The feedback voltage ripple, compared with an internal reference, is caught by the feedback resistor network. When a fixed minimum off-time timer is timeout and the inductor valley current is below the valley current-limit threshold, the fixed one-shot one-time timer is triggered if the feedback voltage falls below the feedback reference voltage. Therefore, the output voltage is regulated.

#### 17.1 ACOT<sup>®</sup> Control Architecture

To achieve good stability with low-ESR ceramic capacitors, ACOT<sup>®</sup> uses a virtual inductor current ramp generated inside the IC. The internal ramp signal replaces the ESR ramp normally provided by the output capacitor's ESR. The ramp signal and other internal compensations are optimized for low-ESR ceramic output capacitors.

Conventional COT control implements the on-time timer proportional to  $V_{OUT}$  and inversely proportional to  $V_{IN}$  to achieve pseudo-fixed frequency with a wide VIN range. A fixed on-time timer of conventional COT control has no compensation for the voltage drop of the MOSFETs and inductor during higher load condition.

To compensate the voltage drop of MOSFETs and the inductor without influencing the fast transient behavior of the COT topology, a frequency locked loop system with a slowly adjusting on-time timer is further added to the ACOT<sup>®</sup> control.

#### 17.2 Average Output Voltage Control Loop

In continuous conduction mode, conventional COT control has a DC offset between  $V_{FB(average)}$  and  $V_{REF}$ , as shown in <u>Figure 1</u>. To cancel the DC offset, the RT6336 family provides an average output voltage control loop to adjust the comparator input V<sub>REF</sub>. Hence, the V<sub>FB(average)</sub> always follows the designed value. The control loop efficiently improves the load and line regulation without affecting the transient performance.



Figure 1. Conventional COT Control Loop Operation

#### 17.3 High Voltage Conversion Ratio Function

In conventional COT control, the maximum duty cycle is limited by the minimum off-time. The RT6336 family provides a feature for increasing the on-time function (up to 15µs) to extend the maximum duty cycle of 2S battery applications.

## **RT6336**

#### 17.4 Diode Emulation Mode (DEM)

Diode emulation mode is selected by the EN/MODE voltage level. The device enters diode emulation mode when the EN/MODE voltage is greater than 2.3V. In diode emulation mode, the RT6336 family automatically and smoothly reduces the switching frequency under light-load conditions. As the output current decreases from heavy load to light load, the inductor current is naturally reduced. Once the valley point of the inductor current touches zero during decreasing output current, the behavior is boundary mode between continuous conduction and discontinuous conduction mode. To emulate the behavior of a free-wheeling diode, the device only allows partial negative current to flow from the drain to the source of the low-side MOSFET when the inductor free-wheeling current becomes negative.

During decreasing output current, the discharge time of the output capacitor is gradually longer. When the voltage on the output capacitor is lower than the reference regulating voltage, the next one-shot on-time timer is activated. On the contrary, when the output current increases from light load to heavy load and the inductor current finally reaches the continuous conduction, the switching frequency smoothly increases to the preset value. The boundary load condition between continuous conduction and discontinuous conduction mode is shown in Figure 2 and is calculated as follows:

$$I_{LOAD} = \frac{V_{IN} - V_{OUT}}{2 \times L} \times t_{ON}$$

where  $I_{LOAD}$  is the output loading current and  $t_{ON}$  is the on-time.



Figure 2. Boundary Condition of CCM/DEM

As mentioned above, diode emulation mode features naturally high efficiency in the light-load conditions. In DEM operation (assuming that the coil resistance remains fixed), a low inductor value has high efficiency and high output voltage ripple. However, a high inductor value features low efficiency and less output voltage ripple. The drawbacks of using a high inductor value include larger physical size and lower load transient response (especially at low input voltage level).

#### 17.5 Ultrasonic Mode (USM)

The RT6336 family activates a unique type of diode emulation mode with a minimum switching frequency of 25kHz, called ultrasonic mode. The acoustic frequency is avoided in ultrasonic mode. Ultrasonic mode is selected by the EN/MODE voltage level. If the EN/MODE voltage ranges from 0.88V to 1.7V, the device operates in ultrasonic mode.

When the internal 25kHz oscillator is triggered, the one-shot on-time timer is activated for turning on the high-side MOSFET. Once the one-shot on-time timer is completed, the low-side MOSFET is turned on with the off-time timer. After the one-shot on-time timer and off-time timer are finished, the device keeps both the high-side and low-side MOSFETs off and waits for the next trigger.

To regulate the output voltage with a 25kHz minimum switching frequency, the one-shot on-time timer and off-time timer are adjusted based on the load condition. In no-load conditions, the shorter one-shot on-time timer and a longer off-time timer are applied as the initial values. In this manner, the inductor current decreases to a negative value during the off-time state. When the output current slowly increases from no load, the valley point of the inductor current is increased by reducing the width of the off-time timer until the inductor valley point reaches zero from a negative value. Under previous load conditions, if the output current further increases, the width of the ontime timer is gradually increased from a shorter value to a normal value before the switching frequency is higher than 25kHz. Once the switching frequency is higher than 25kHz with increasing output current, the device behavior changes from ultrasonic mode to diode emulation mode.

#### 17.6 On-Time Reduction Function for DEM

In normal diode emulation mode, the output voltage ripple of the converter is proportional to the on-time and inversely proportional to the load current. In order to have smaller voltage ripple in light-load applications, the RT6336 family provides a smart on-time reduction function. The smart on-time reduction function naturally decreases the on-time when the load current decreases. Therefore, the output voltage ripple is reduced.

#### 17.7 Spread Spectrum Function for DEM

To reduce the acoustic noise in diode emulation mode, the RT6336 family provides spread spectrum function with randomly adjusted on-time. The random variation value is  $\pm$ 7% of the normal on-time value. Once the load condition enters to CCM, the device disables the spread spectrum function because the switching frequency is much higher than the acoustic frequency.

#### 17.8 EN/MODE Sink Current

The RT6336 does not allow uncertain voltage on the EN/MODE pin, which may cause the logic or behavior errors in the device. To prevent the EN/MODE pin from floating, the RT6336 family builds the EN/MODE input current for eliminating floating voltage on the EN/MODE pin. The characteristic of EN/MODE input current versus EN/MODE input voltage is shown in Figure 3.



EN/MODE Input Current vs. EN/MODE Input Voltage

Figure 3. Characteristics of EN/MODE Input Current

#### 17.9 Soft-Start

The RT6336 family provides an internal soft-start to prevent large input inrush current and output voltage overshoot. If EN/MODE voltage and input voltage exceed their rising thresholds, the soft-start function is activated. The VFB starts to track the internal reference voltage ranging from zero to the target.

#### 17.10 Valley Current-Limit Setting

The RT6336A/RT6336AH provides a valley current-limit setting pin to adjust the current-limit level. When both "VIN rises to its UVLO rising threshold" and "EN/MODE is activated" are satisfied and kept for  $600\mu$ s, the RT6336A/RT6336AH determines and locks the current-limit level according to the voltage on the ILMT pin. Besides the previously described timing behavior, any change of the valley current-limit status is invalid. The valley current-limit setting levels are selected as follows:

- 5A: Connect the ILMT pin to PGND.
- •7A: Leave the ILMT pin floating/open.
- 9A: Connect the ILMT pin to 5V.

#### 17.11 Valley Current Limit

The RT6336 family features a cycle-by-cycle valley current limit for avoiding the large output current and overheat. The device cycle-by-cycle compares the valley current of the inductor with the valley current-limit threshold. The output current is limited to the sum of the valley current and a half of ripple current when valley current of inductor reaches valley current-limit threshold.

After the device completes the minimum off-time and keeps the low-side MOSFET in the ON state, the inductor valley current level is monitored by measuring the low-side MOSFET voltage between the LX pin and PGND pin during the ON state of the low-side MOSFET. During the ON state of the low-side MOSFET, the measured low-side MOSFET voltage is proportional to the low-side MOSFET current. To improve the accuracy of the measured current, the temperature compensation circuit is built internally.

To prevent the device from overcurrent, if the measured low-side MOSFET current is higher than the valley currentlimit threshold, the device remains in the ON state of the low-side MOSFET, and the one-shot on-time timer is inhibited until its current linearly decreases lower than the valley current-limit threshold. Once the low-side MOSFET current is below the valley current-limit threshold, the next one-shot on-time timer is permitted to generate. The cycle-by-cycle valley current limit circuit works in every switching cycle.

#### 17.12 Peak Current Limit

The RT6336 family with a cycle-by-cycle peak current limit, prevents the device from inductor saturation or any possibility of damage caused by too much output inrush current. The device cycle-by-cycle compares the peak current of the inductor with the peak current-limit threshold.

After the device finishes the minimum on-time timer and remains in the ON state of the high-side MOSFET, the inductor peak current level is monitored by sensing the high-side MOSFET voltage between the VIN pin and LX pin during the ON state of the high-side MOSFET. During the ON state of the high-side MOSFET, the measured high-side MOSFET voltage is proportional to the high-side MOSFET current.

To prevent the device from inductor saturation or any risk of damage, if the measured high-side MOSFET current is higher than the peak current-limit threshold, the on-time timer is terminated immediately to limit the inductor current and the inductor current is decreased by turning on the low-side MOSFET. Once the low-side MOSFET current is below the valley current-limit threshold, the next one-shot on-time timer is permitted to generate. The cycle-by-cycle peak current limit circuit works in every switching cycle.

#### 17.13 Output Undervoltage Protection (UVP)

The output undervoltage protection of the RT6336 family includes latched mode and hiccup mode. If the inductor current is higher than the current-limit threshold (valley/peak current-limit threshold) during heavy-load conditions, the output voltage tends to drop because the load demand exceeds that the converter can support.

When the load demand is larger than the current ability of the converter, the VFB (RT6336A/RT6336AH), VOUT (RT6336B/RT6336BH), or VFF (RT6336C/RT6336CH) starts to drop. Once the VFB, VOUT, or VFF drops below typically 60% of the reference/target voltage and the duration of this state is larger than 11µs (typical), the latched/hiccup mode UVP is triggered. The different behaviors for latched/hiccup mode UVP are as follows:

- The RT6336A/RT6336B/RT6336C provides output undervoltage protection (UVP) with latched mode. Once UVP is triggered, the IC stops PWM switching and enters latched mode. If UVP event is cleared, users should re-toggle the EN/MODE pin or power cycle VIN supply to re-power on the device.
- The RT6336AH/RT6336BH/RT6336CH provides output undervoltage protection (UVP) with hiccup mode. Once UVP is triggered, the IC takes a determined period for initiating auto-recovery soft-start sequence. If the UVP event is cleared, the output voltage is regulated to the target reference.

#### 17.14 Output Overvoltage Protection (OVP)

The output overvoltage protection of the RT6336 family includes latched mode and non-latched mode. If the V<sub>FB</sub>, V<sub>OUT</sub>, or V<sub>FF</sub> rises above typically 120% of the reference/target voltage and the duration of this state is larger than the time width 11 $\mu$ s (typical), the latched/non-latched mode OVP is triggered. The different behaviors of latched/non-latched mode OVP are as follows:

- The RT6336A/RT6336B/RT6336C provides output overvoltage protection (OVP) with latched mode. Once OVP is triggered, the IC stops PWM switching and enters latched mode. If the OVP event is cleared, users should retoggle the EN/MODE pin or power recycle VIN supply to re-power the device.
- The RT6336AH/RT6336BH/RT6336CH provides output overvoltage protection (OVP) with non-latched mode. Once OVP is triggered, the IC stops PWM switching and enters non-latched mode. If the OVP condition is cleared and the output voltage is lower than the regulation level, the device returns to regulate the output voltage.

#### 17.15 Over-Temperature Protection (OTP)

The over-temperature protection of the RT6336 family includes latched mode and non-latched mode. The OTP circuitry prevents the device from overheating due to excessive power dissipation. If the junction temperature of the device exceeds typically 150°C, the latched/non-latched mode OTP is triggered to stop the temperature rise. The different behaviors of latched/non-latched mode OTP are as follows:

- The RT6336A/RT6336B/RT6336C provides over-temperature protection (OTP) with latched mode. Once OTP is triggered, the IC stops PWM switching and enters latched mode. If the OTP event is cleared, users should retoggle the EN/MODE pin or power cycle the VIN supply to re-power on the device.
- The RT6336AH/RT6336BH/RT6336CH provides over-temperature protection (OTP) with non-latched mode. Once OTP is triggered, the IC stops PWM switching and enters non-latched mode. If the junction temperature of the device drops below typically 130°C, the device enables the soft-start function to build the output voltage.

#### 17.16 Input Undervoltage-Lockout (UVLO)

The RT6336 family provides an Undervoltage-Lockout (UVLO) function that monitors the input voltage. To protect the device from operating at insufficient input voltage, the UVLO function inhibits switching when the input voltage drops below the UVLO falling threshold. The IC resumes switching when the input voltage exceeds the UVLO rising threshold.

#### 17.17 Enable Control and Mode Selection

The EN/MODE pin integrates both enable control and mode selection (USM/DEM). If the EN/MODE voltage is less than 0.23V, the device is turned off (shutdown). If the EN/MODE voltage ranges from 0.88V to 1.7V, the device is turned on and the operation mode is USM. Similarly, if the EN/MODE voltage is larger than 2.3V, the device is turned on and the operation mode is DEM. For the EN/MODE control logic and operation mode selection, refer to Table 3 and Table 4.

| EN/MODE Voltage | Operation Mode |  |  |
|-----------------|----------------|--|--|
| < 0.23V         | Shutdown       |  |  |
| 0.88V ~ 1.7V    | USM            |  |  |
| ≥ 2.3V          | DEM            |  |  |

#### Table 3. Operation Mode Selection

| Part Number      | Inp      | out*     | Output            |     |     |      |  |  |  |
|------------------|----------|----------|-------------------|-----|-----|------|--|--|--|
|                  | EN/MODE* | VCC_EXT* | VCC Bypass Switch | VCC | LDO | VOUT |  |  |  |
| RT6336A/RT6336AH | 0        | Х        | OFF               | OFF | N/A | OFF  |  |  |  |
|                  | 1        | 0        | OFF               | ON  | N/A | ON   |  |  |  |
|                  | 1        | 1        | ON                | ON  | N/A | ON   |  |  |  |
| RT6336B/RT6336BH | 0        | Х        | OFF               | ON  | ON  | OFF  |  |  |  |
|                  | 1        | 0        | OFF               | ON  | ON  | ON   |  |  |  |
|                  | 1        | 1        | ON                | ON  | ON  | ON   |  |  |  |
| RT6336C/RT6336CH | 0        | N/A      | N/A               | ON  | ON  | OFF  |  |  |  |
|                  | 1        | N/A      | N/A               | ON  | ON  | ON   |  |  |  |

#### Table 4. Power Logic

#### Note 9.

• 0 = Logic low, 1 = Logic high, X = Don't care, ON = Active, OFF = Inactive, N/A = Not applicable

• Input\*: VIN is ready in the whole power logic table.

+ EN/MODE\*: Logic = 1 means  $V_{\text{EN/MODE}} > 0.88 \text{V}.$  Logic = 0 means  $V_{\text{EN/MODE}} < 0.23 \text{V}$ 

• VCC\_EXT\*: Logic = 1 means VCC\_EXT > 4.85V. Logic = 0 means VCC\_EXT < 4.25V.

#### 17.18 Internal Output Voltage Discharge

The RT6336 family has an output voltage discharge function using an internal MOSFET 50 $\Omega$  (typical), which is connected from the LX pin to the PGND pin. The output voltage discharge function is enabled if any of the following events are triggered:

- Input undervoltage-lockout (UVLO)
- Output undervoltage/overvoltage protection (UVP/OVP)
- Over-temperature protection (OTP)
- The EN/MODE pin is pulled low

#### 17.19 Internal Vcc Regulator (VCC)

The internal Vcc regulator is a linear regulator that steps down the input voltage to a typical 5V to supply both internal circuitry and gate drivers. DO NOT connect to any external loads. Connect a capacitor (C =  $1\mu$ F/0603) from the VCC pin to the AGND pin. The RT6336A/RT6336AH enables the V<sub>CC</sub> regulator after V<sub>IN</sub> rises higher than the UVLO rising threshold and the EN/MODE voltage is larger than the EN/MODE input high voltage. The RT6336B/RT6336BH or RT6336C/RT6336CH enables the V<sub>CC</sub> regulator after V<sub>IN</sub> rises above the UVLO rising threshold. The power logic of V<sub>CC</sub> is shown in <u>Table 4</u>. For lower power consumption, VCC switches over to the following pins as the specified conditions (refer to <u>Figure 4</u> and <u>Figure 5</u>) is satisfied:

RT6336A/RT6336AH: VCC\_EXT pin RT6336B/RT6336BH: VCC\_EXT pin

RT6336C/RT6336CH: VOUT pin

#### 17.20 Low Dropout Regulator (LDO)

Both the RT6336B/RT6336BH and RT6336C/RT6336CH have 3.3V LDO and 5V LDO, respectively. The output current capability of these two LDOs is 100mA. The output current limit of these two LDOs is 200mA. Once the input voltage exceeds the UVLO rising threshold, the LDO is enabled.

To reduce the power consumption, the LDO switches over to the VOUT pin through the LDO bypass switch when the following events are all satisfied:

- Soft-start is completed.
- VOUT pin voltage is higher than the LDO bypass switch turn-on voltage.
  - LDO bypass switch turn-on voltage of the RT6336B/RT6336BH is 3.1V.
  - LDO bypass switch turn-on voltage of the RT6336C/RT6336CH is 4.7V.

The LDO bypass switch is turned off when any of the following specified events are triggered:

- Input undervoltage-lockout (UVLO)
- Output undervoltage/overvoltage protection (UVP/OVP)
- Over-temperature protection (OTP)
- The EN/MODE pin is pulled low.
- Soft-start is not completed.
- The VOUT pin voltage is lower than the LDO bypass switch turn-off voltage (LDO bypass switch turn-on voltage minus LDO bypass switch hysteresis voltage).
  - LDO bypass switch turn-off voltage of the RT6336B/RT6336BH is 2.9V.
  - LDO bypass switch turn-off voltage of the RT6336C/RT6336CH is 4.5V.

#### 17.21 External Voltage Input for Vcc (VCC\_EXT)

The RT6336A/RT6336AH/RT6336B/RT6336BH has a VCC\_EXT pin. To reduce the power consumption, the internal Vcc regulator switches over to VCC\_EXT through the VCC bypass switch if the VCC\_EXT pin is connected to an external voltage larger than the typical 4.7V. Once the voltage of the VCC\_EXT pin is lower than the typical 4.5V, the VCC bypass switch is disconnected. The power logic of VCC\_EXT is shown in <u>Table 4</u>.

#### 17.22 Power Good (PG)

The PG pin is an open-drain output. An external pull-up resistor to VCC or another external rail is required, and the recommended pull-up resistor ranges from 10k to 100k. Do not pull the PG voltage higher than 6V. To prevent unwanted PG glitches during load transient or dynamic VOUT changes, the RT6336 provides PG low deglitch time with typical 11µs.

The PG pin is pulled low when any of the following specified events is triggered:

- Input undervoltage-lockout (UVLO)
- Output undervoltage/overvoltage protection (UVP/OVP)
- Over-temperature protection (OTP)
- The EN/MODE pin is pulled low.
- Soft-start is not completed.
- The FB, FF, or VOUT pin voltage is lower than the PG falling threshold (PG rising threshold minus PG hysteresis voltage) of the target voltage.

#### 17.23 Power Sequence

The power sequence of the RT6336 family includes VIN pin power on/off and EN/MODE pin power on/off. The detailed sequence information is shown in <u>Figure 4</u> to <u>Figure 12</u>.





Figure 4. VIN and EN/MODE Pin Power On Sequence for the RT6336A/RT6336AH



Figure 5. VIN and EN/MODE Pin Power On Sequence for the RT6336B/RT6336BH

Copyright © 2025 Richtek Technology Corporation. All rights reserved.



Figure 6. VIN and EN/MODE Pin Power On Sequence for the RT6336C/RT6336CH





Figure 7. VIN Pin Power Off Sequence for the RT6336A/RT6336AH

Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com



Figure 8. VIN Pin Power Off Sequence for the RT6336B/RT6336BH





Figure 9. VIN Pin Power Off Sequence for the RT6336C/RT6336CH

Copyright © 2025 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. RT6336\_DS-00 May 2025


Figure 10. EN/MODE Pin Power Off Sequence for the RT6336A/RT6336AH





Figure 11. EN/MODE Pin Power Off Sequence for the RT6336B/RT6336BH

Copyright © 2025 Richtek Technology Corporation. All rights reserved.



Figure 12. EN/MODE Pin Power Off Sequence for the RT6336C/RT6336CH



### **18 Application Information**

#### (<u>Note 10</u>)

A general RT6336 application circuit is shown in the <u>Typical Application Circuit</u> section. External component selection is largely driven by the load requirements. In this section, the key external components such as the inductor L, the input capacitor CIN, the output capacitor COUT, the internal regulator capacitor CVCC, and the bootstrap capacitor CBOOT are introduced.

#### 18.1 Output Voltage Adjust

The RT6336C/RT6336CH is internally built with feedback resistors for setting the Vout voltage to 5.1V. The FF pin is located between the feedback R1 resistor ( $165k\Omega$ ) and the feedback R2 resistor ( $40.2k\Omega$ ). In applications, if slightly decreasing output voltage is needed, the additional resistor (R3) added between the VOUT pin and the FF pin decreases the output voltage. If the output voltage needs to increase slightly, the additional resistor (R4) added between the FF pin and GND increases the output voltage. Refer to the following equation and Figure 13.

 $V_{OUT\_Valley} = \left(1 + \frac{R1//R3}{R2//R4}\right) \times V_{REF},$ where R1 = 165kΩ, R2 = 40.2kΩ, V<sub>REFF</sub> = 1V



Figure 13. Slightly Adjusts VOUT with the FF Pin for the RT6336C/RT6336CH

#### 18.2 Inductor Selection

The inductor selection makes trade-offs among size, cost, efficiency, and transient response requirements. Generally, three key inductor parameters are specified for operation with the device: inductance value (L), inductor saturation current (ISAT), and DC resistance (DCR).

A good compromise between size and loss is a 30% peak-to-peak ripple current  $\Delta I_L$  to the IC rated current. The switching frequency, input voltage, output voltage, and selected inductor ripple current determines the inductor value as follows:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_L}$$

Larger inductance values result in lower output ripple voltage and higher efficiency, but a slightly degraded transient response. Lower inductance values allow for smaller case sizes, but the larger ripple current increases the AC losses in the inductor. To enhance efficiency, choose a low-loss inductor with the lowest possible DC resistance that fits in the allotted dimensions. The inductor value determines not only the ripple current but also the load current boundary between DEM and CCM.

In the applications, the RT6336 may encounter the events of power on inrush current (capacitive load or heavy load) and output overloading. The RT6336 provides the peak and valley current-limit protections to prevent the device from damage. Moreover, to make the current-limit protection effective, the saturation current rating of the inductor must be greater than the valley current limit of the RT6336 family.

#### 18.3 Input Capacitor Selection

Input capacitance ( $C_{IN}$ ) is needed to filter the pulsating current at the drain of the high-side MOSFET. The large ripple voltage on the VIN pin must be minimized by  $C_{IN}$ . The peak-to-peak voltage ripple on the input capacitor is estimated using the following equation:

$$\Delta V_{\text{CIN}} = D \times I_{\text{OUT}} \times \frac{1 - D}{C_{\text{IN}} \times f_{\text{SW}}} + I_{\text{OUT}} \times R_{\text{ESR}}$$

Where  $\mathsf{R}_{\mathsf{ESR}}$  is the equivalent series resistance of  $\mathsf{C}_{\mathsf{IN}}$  and

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}} \times \eta}$$

For ceramic capacitors, the equivalent series resistance (ESR) is very low, so the ripple caused by ESR can be ignored, and the minimum input capacitance is estimated using the following equation:

$$C_{\text{IN}\_\text{MIN}} = I_{\text{OUT}\_\text{MAX}} \times \frac{D \times (1 - D)}{\Delta V_{\text{CIN}\_\text{MAX}} \times f_{\text{SW}}}$$

where  $\Delta V_{IN}MAX = 200 \text{mV}$  for the typical application (VIN > 7V).





Figure 14. CIN Ripple Voltage and Ripple Current

In addition, the input capacitor needs to have a very low ESR and must be rated to handle the worst-case RMS input current:

 $I_{RMS} \cong I_{OUT\_MAX} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$ 

It is common to use the worst IRMS  $\cong$  IOUT/2 at VIN = 2VOUT for design. Note that the ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life. Therefore, the derating of capacitors is worse in actual application. Selecting higher temperature rating of capacitors is required for less derating.

Several capacitors may also be paralleled to meet size, height, and thermal requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

Ceramic capacitors are ideal for switching regulator applications due to their small size, robustness, and very low ESR. However, care must be taken when these capacitors are used at the input. A ceramic input capacitor combined with trace or cable inductance forms a high-quality factor (under damped) tank circuit. If the circuit for the RT6336 family is plugged into a live supply, the input voltage can ring to twice of its nominal value, possibly exceeding the device's rating. This situation is easily avoided by placing the low ESR ceramic input capacitor in parallel with a bulk capacitor with higher ESR to damp the voltage ringing.

The input capacitor should be placed as close as possible to the VIN pin, with a low inductance connection to the PGND of the IC. In addition to a larger bulk capacitor, a small ceramic capacitor of  $0.1 \mu$ F should be placed close to the VIN pin. The capacitor should be 0402 or 0603 in size.

#### 18.4 Output Capacitor Selection

The selection of C<sub>OUT</sub> should satisfy the voltage ripple, the transient loads, and ensure that control loop is stable. Loop stability can be checked by viewing the load transient response. The peak-to-peak output ripple,  $\Delta$ Vout, is characterized by two components: ESR ripple  $\Delta$ VP-P\_ESR and capacitive ripple  $\Delta$ VP-P\_C, expressed as below:

$$\Delta V_{OUT} = \Delta V_{P-P}_{ESR} + \Delta V_{P-P}_{C}$$

 $\Delta V_{P-P\_ESR} = \Delta I_L \times R_{ESR}$ 

$$\Delta V_{P-P_C} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

where the ΔIL is the peak-to-peak inductor ripple current and RESR is the equivalent series resistance of COUT.

The output ripple is highest at maximum input voltage since  $\Delta IL$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements.

Regarding the transient loads, the VSAG and VSOAR requirement should be taken into consideration for choosing the output capacitance value. The amount of output sag is a function of the maximum duty factor, which is calculated from the on-time and minimum off-time.

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$

$$D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF\_MIN}}$$

The worst-case output sag voltage is determined by:

$$\Delta V_{\text{OUT}\_\text{SAG}} = \frac{L \times I^2_{L\_\text{PEAK}}}{2 \times C_{\text{OUT}} \times (V_{\text{IN}} \times D_{\text{MAX}} - V_{\text{OUT}})}$$

When the load is removed, the amount of overshoot due to stored inductor energy is calculated as:

$$\Delta V_{OUT\_SOAR} = \frac{L \times I_{L\_PEAK}^{2}}{2 \times C_{OUT} \times V_{OUT}}$$

Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. Be careful to consider the voltage coefficient of ceramic capacitors when choosing the value and case size. Most ceramic capacitors lose 50% or more of their rated value when used near their rated voltage.

#### 18.5 Internal Vcc Regulator (VCC)

Good bypassing at the VCC pin is necessary to supply the high transient currents required by the MOSFET gate drivers. Place a low ESR MLCC capacitor (C =  $1\mu$ F/0603) as close as possible to the VCC pin and the AGND pin. Applications with high input voltage and high switching frequency will increase die temperature because of the higher power dissipation across the LDO. Do not connect the VCC pin to provide power to other devices or loads.

#### 18.6 External Bootstrap Capacitor and Resistor (CBOOT and RBOOT)

Connect a  $0.1\mu$ F/0603 low ESR ceramic capacitor and  $\leq 10\Omega$  resistor between the BOOT pin and the LX pin. This bootstrap capacitor provides the gate driver supply voltage for the high-side MOSFET. The internal gate driver is optimized to turn on the high-side MOSFET fast enough for low power loss and good efficiency, but also slow enough to reduce EMI. Most EMI occurs since VLX rises rapidly when the high-side MOSFET is turned on fast. In some cases, slightly increasing the RBOOT reduces EMI and the LX pin spike directly, but the switching loss of high-side MOSFET and die/case temperature are also increased.

#### 18.7 Output Voltage Programming

For the RT6336A/RT6336AH, an external resistive divider sets the output voltage according to the following equation:

$$V_{OUT} = \left(1 + \frac{R1}{R2}\right) \times V_{REF}$$



Figure 15. Output Voltage Setting

The recommended R2 is set to around  $40k\Omega$ . For a given R2, the resistance of R1 is calculated as below:

$$R1 = \frac{R2 \times (V_{OUT} - V_{REF})}{V_{REF}}$$

1% resistors are recommended to maintain output voltage accuracy. Besides, the resistor divider generates a small load on the output, which influences the light-load efficiency. The total resistance of the FB resistor divider should be as large as possible when good light-load efficiency is desired.

Place resistors R1 and R2 very close to the FB pin to minimize PCB trace length and noise. Great care should be taken to route the FB trace away from noise sources, such as the inductor or the LX trace. For better transient and stability performance, it is recommended to add CFF.

#### 18.8 Feedforward Capacitor CFF Design

To save time for compensator design and to reduce the layout area through external components, the components of the compensator are integrated in the IC. However, this integrated compensator might not be suitable for every load transient specification. Hence, to make the device more adaptable, the feedforward capacitor CFF is used in the feedback loop to improve transient response, as shown in <u>Figure 16</u> and <u>Figure 17</u>. <u>Figure 18</u> shows the comparison result of the bode plot with different feedback loop conditions. Referring to <u>Figure 18</u>, by connecting a CFF in the feedback network, the gain and phase are raised in the mid-frequency range, which not only extends the bandwidth, but also boosts the phase margin. Moreover, there is also a high-frequency pole to eliminate high-frequency noise. Consequently, those features of the feedforward feedback network allow the device to have faster response to different load transients.



Figure 16. Feedback Loop with Feedforward Capacitor for the RT6336A/RT6336AH

| Copyright © 2025 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology C | orporation. |      |
|-----------------------------------------------------------------------|---------|---------------------------------------------------|-------------|------|
| www.richtek.com                                                       |         | RT6336_DS-00                                      | May 2       | 2025 |



Figure 17. Feedback Loop with Feedforward Capacitor for the RT6336C/RT6336CH



Figure 18. Bode Plot with Different Feedback Loop Conditions

The transfer function of the feedforward network is expressed in equation (1) and the positions of the zero and pole are calculated in equation (2) and equation (3).

$$\frac{V_{FB}(s)}{V_{OUT}(s)} = \frac{1}{1 + \frac{R1}{R2}} \times \frac{\frac{1 + \frac{s}{\frac{1}{R1 \times C_{FF}}}}{1 + \frac{s}{\frac{1}{(R1//R2) \times C_{FF}}}} (1)$$

$$f_{P} = \frac{1}{2\pi \times R1//R2 \times C_{FF}} (2)$$
$$f_{Z} = \frac{1}{2\pi \times R1 \times C_{FF}} (3)$$

According to Figure 18, the maximum phase boost that occurs between the zero and pole frequencies is defined as the maximum phase boost frequency, as expressed in equation (4). Hence, in order to achieve the maximum phase boost by adding CFF in the device, the system's original bandwidth has to be located at maximum phase boost frequency.

$$f_{ph_max} = \sqrt{f_P \times f_Z}$$
 (4)

For putting the zero at the correct frequency to implement maximum phase boost, the first thing is to determine the system's bandwidth. A simple way to measure bandwidth of the device is through load transient analysis.

By using a converter without a feedforward network to observe the voltage deviation frequency during a load step, the bandwidth of the converter is obtained since the crossover frequency is approximately related to voltage deviation frequency, as shown in Figure 19.



Figure 19. A Simple Way to Get the Bandwidth

Following the above concept, the equation of bandwidth with feedforward CFF is derived, as expressed in equation (5).

$$\mathsf{BW} = \sqrt{\frac{1}{2\pi \times \mathsf{R1} \times \mathsf{C}_{\mathsf{FF}}} \times \frac{1}{2\pi \times \mathsf{C}_{\mathsf{FF}}} \left(\frac{1}{\mathsf{R1}} + \frac{1}{\mathsf{R2}}\right)} \quad (5)$$

For optimizing transient response, the CFF is obtained from equation (5), as shown in equation (6).

$$C_{\mathsf{FF}} = \frac{1}{2\pi \times \mathsf{BW}} \times \sqrt{\frac{1}{\mathsf{R1}} \times \left(\frac{1}{\mathsf{R1}} + \frac{1}{\mathsf{R2}}\right)}$$
(6)

After defining the CFF, also check the load regulation, because the feedforward capacitor might inject an offset voltage into Vout to cause Vout inaccuracy. If the output voltage is out of specification due to calculated CFF, decrease the value of the feedforward capacitor CFF.

#### 18.9 Thermal Considerations

The junction temperature should never exceed the absolute maximum junction temperature T<sub>J(MAX)</sub>, listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

#### $PD(MAX) = (TJ(MAX) - TA)/\Theta JA$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA(EVB)}$ , is highly package dependent. For a UQFN-23L 3x3 (FC) package, the thermal resistance,  $\theta_{JA(EVB)}$ , 30.6°C/W is measured in the natural convection at T<sub>A</sub> = 25°C on a four-layer Richtek evaluation board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated as follows:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C)/(30.6^{\circ}C/W) = 3.27W$  for a UQFN-23L 3x3 (FC) package

The maximum power dissipation depends on the operating ambient temperature for the fixed TJ(MAX) and the

 Copyright © 2025 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 RT6336\_DS-00
 May 2025

thermal resistance, θJA(EVB). The derating curve in Figure 20 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 20. Derating Curve of Maximum Power Dissipation

#### 18.10 Layout Considerations

Printed circuit board (PCB) layout design for switch-mode power supply IC is critical and important. Improper PCB layout brings lots of problems in power supply, such as poor output voltage regulation, switching jitter, bad thermal performance, excessively radiate noise, and reducing component reliability. To avoid those issues, designers have to understand current trace and signal flow in the switching power supply. The following are design considerations of PCB layout for switching power supply.

- To suppress phase ring and extra power losses that affect device reliability, the input capacitor must be placed close to the VIN pin to reduce the influence of parasitic inductance.
- For thermal stress and power consumption considerations, the current paths of VIN and VOUT must be as short and wide as possible to decrease the trace impedance.
- Since the LX node voltage swings from VIN to 0V with very fast rising and falling times, switching power supply suffers from serious EMI issues. To eliminate EMI problems, the inductor must be put as close as possible to the IC to narrow the LX node area. Besides, the LX node should be arranged on the same plate to reduce coupling noise paths caused by parasitic capacitance.
- For system stability and coupling noise elimination, the sensitive components and signals, such as control signal and feedback loop, should be kept away from the LX node.
- To enhance noise immunity on the VCC pin, the decoupling capacitor must be connected from VCC to AGND, and the capacitor should be placed close to the IC.
- The feedback signal path from Vout to the IC should be wide and kept away from high switching paths.
- The trace width and number of vias should be designed based on application current. Make sure the switching power supply has great thermal performance and good efficiency.

Examples of PCB layout guides are shown in Figure 21 to Figure 23 for reference.



#### RT6336A/AH



Figure 21. Layout Guide for the RT6336A/RT6336AH



Figure 22. Layout Guide for the RT6336B/RT6336BH

### **RT6336**



Figure 23. Layout Guide for the RT6336C/RT6336CH

#### 18.11 Thermal Performance

A good PCB design optimizes thermal performance and efficiency. Under an ambient temperature 25°C, and using the specified BOM list (refer to <u>Table 1</u> and <u>Table 2</u>) and the Richtek evaluation board, the thermal images of the RT6336 family are shown in <u>Figure 24</u> to <u>Figure 26</u>.



Figure 24. Thermal Image of the RT6336A/RT6336AH with Vout = 1.05V, VIN = 19V, IOUT = 6A and VCC\_EXT = 5V



Figure 25. Thermal Image of RT6336B/RT6336BH with VOUT = 3.3V, VIN = 19V, IOUT = 6A and VCC\_EXT = 5V

 Copyright © 2025 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 RT6336\_DS-00
 May 2025







Figure 26. Thermal Image of the RT6336CRT6336CH with VOUT = 5.1V, VIN=19V, IOUT = 6A

**Note 10.** The information provided in this section is for reference only. The customer is solely responsible for the designing, validating, and testing your product incorporating Richtek's product and ensure such product meets applicable standards and any safety, security, or other requirements.

Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

RICHTEK

### **19 Outline Dimension**



| Symbol | Dimensions I | n Millimeters | Dimension |       |           |
|--------|--------------|---------------|-----------|-------|-----------|
| Symbol | Min          | Max           | Min       | Max   |           |
| A      | 0.500        | 0.600         | 0.020     | 0.024 |           |
| A1     | 0.000        | 0.050         | 0.000     | 0.002 | Tolerance |
| A3     | 0.100        | 0.200         | 0.004     | 0.008 | ±0.050    |

U-Type 23L QFN 3x3 (FC) Package

### 20 Footprint Information



| Package              | Number of Pin | Tolerance |
|----------------------|---------------|-----------|
| V/W/U/XQFN3x3-23(FC) | 23            | ±0.05     |

Copyright © 2025 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### 21 Packing Information

#### 21.1 Tape and Reel Data



| Deskars Time       | Tape Size | Pocket Pitch Reel Size (A) Units |      | Units | Trailer  | Leader | Reel Width (W2) |              |  |
|--------------------|-----------|----------------------------------|------|-------|----------|--------|-----------------|--------------|--|
| Package Type       | (W1) (mm) | (P) (mm)                         | (mm) | (in)  | per Reel | (mm)   | (mm)            | Min/Max (mm) |  |
| (U) QFN/DFN<br>3x3 | 12        | 8                                | 180  | 7     | 1,500    | 160    | 600             | 12.4/14.4    |  |



C, D, and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 12mm carrier tape: 0.5mm maximum

| Tano | Size   | W1     | F     | c     | E      | 3      | F     | -     | Ø     | íJ    | ł     | K     | Н     |
|------|--------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|-------|-------|
| таре | : 3126 | Max    | Min   | Max   | Min    | Max    | Min   | Max   | Min   | Max   | Min   | Max   | Max   |
| 12r  | mm     | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.7mm | 0.9mm | 0.6mm |

 Copyright © 2025 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 RT6336\_DS-00
 May 2025



#### 21.2 Tape and Reel Packing

| Step | Photo/Description                      | Step | Photo/Description                  |
|------|----------------------------------------|------|------------------------------------|
| 1    | Reel 7"                                | 4    | 3 reels per inner box <b>Box A</b> |
| 2    | HIC & Desiccant (1 Unit) inside        | 5    | 12 inner boxes per outer box       |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A                 |

| Container     | F    | Reel Box Carton |       |       | Вох   |          |                     |        |
|---------------|------|-----------------|-------|-------|-------|----------|---------------------|--------|
| Package       | Size | Units           | Item  | Reels | Units | Item     | Boxes               | Unit   |
| (U)           | 7"   | 1 500           | Box A | 3     | 4,500 | Carton A | 12                  | 54,000 |
| QFN & DFN 3x3 | 7    | 1,500           | Box E | 1     | 1,500 | For Co   | mbined or Partial I | Reel.  |

Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



#### 21.3 Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                        | Reel                                | Cover tape                          | Carrier tape                        | Tube                                | Protection Band                     |
|-----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| $\Omega/cm^2$         | 10 <sup>4</sup> to 10 <sup>11</sup> |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiarie

Copyright © 2025 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

www.richtek.com





### 22 Datasheet Revision History

| Version | Date     | Description | Item |
|---------|----------|-------------|------|
| 00      | 2025/5/7 | Final       |      |