## PowerZero<sup>™</sup> Series PWM Flyback Controller

### **General Description**

The RT7781 is a series of high-performance current mode PWM controllers with Richtek proprietary PowerZero<sup>™</sup> technology. The PowerZero<sup>™</sup> provides an excellent green power solution, especially under light-load and no-load conditions. The integrated high-voltage device provides fast start-up function without external start-up resistors. It also features brown-in and brown-out detection.

The RT7781 offers complete protection functions such as internal Over-Temperature Protection (OTP), Over-Load Protection (OLP) and VDD Over-Voltage Protection (OVP). It also features Secondary Rectifier Short-circuit Protection (SRSP) and Current Sensing pin (CS) opencircuit protection. Due to these protections, design of power supply unit becomes simple and reliable.

The RT7781 provides several versions, shown in the RT7781 version table, for various applications. It is targeted for cost-effective and compact power supply units such as NB adaptors.

### **Marking Information**

Simplified Application Circuit

RT7781x GSYMDNN RT7781xGS : Product Number x : G/L/A/T/C YMDNN : Date Code

### **Features**

- PowerZero<sup>™</sup> Technology
- Integrated 700V Start-Up Device
   Brown-In and Brown-Out
- Low No-Load Input Power (<50mW) (RT7781G/L/A/C)
- Low No-Load Input Power (<30mW) (RT7781T)
- Accurate Over Load Protection
- Driver Capability : 400mA/-400mA
- PRO Pin for Arbitrary External Protection (RT7781G/L/A/T)
- ACD Pin for TV Application (RT7781C)
- Disable Mode for 30mW Solution (RT7781T)
- Jittering Frequency
- Soft Driving for Reducing EMI Noise
- VDD Over Voltage Protection
- Internal Over Temperature Protection
- Secondary Rectifier Short Protection
- CS Pin Open Protection
- RoHS Compliant and Halogen Free

### **Applications**

- NB Adaptor
- Switching AC/DC Adaptor with Low No-Load Input Power
- TV and Monitor Applications
- Open Frame Power Supply





### **Ordering Information**

RT7781

Package Type S : SOP-7 —Lead Plating System G : Green (Halogen Free and Pb Free)

RT7781 Version (Refer to Version Table)

Note :

Richtek products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

### **Pin Configurations**



### **RT7781 Version Table**

| Version                        | RT7781G       | RT7781L       | RT7781A | RT7781T       | RT7781C       |
|--------------------------------|---------------|---------------|---------|---------------|---------------|
| Frequency                      | 65kHz         | 65kHz         | 65kHz   | 65kHz         | 65kHz         |
| OLP and SRSP                   | Auto Recovery | Auto Recovery | Latch   | Auto Recovery | Auto Recovery |
| OLP Delay Time                 | 56ms          | 56ms          | 56ms    | 56ms          | 56ms          |
| VDD OVP (27V)                  | Auto Recovery | Latch         | Latch   | Latch         | Auto Recovery |
| V <sub>PRO</sub> > 1.8V        | Latch         | Latch         | Latch   | Latch         | Х             |
| 0.5V > V <sub>PRO</sub> > 0.3V | Auto Recovery | Latch         | Latch   | Latch         | Х             |
| V <sub>PRO</sub> < 0.3V        | Auto Recovery | Auto Recovery | Latch   | Auto Recovery | Х             |
| ACD Pin                        | Х             | Х             | Х       | Х             | Yes           |
| Disable Mode                   | Х             | Х             | Х       | Yes           | Х             |

### **Functional Pin Description**

| Pin No.                                                  | Pin Name | Pin Description                                                                                                                              |
|----------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                        | PRO      | External Protection Input for OVP or OTP. (RT7781G/L/A/T)                                                                                    |
| ACD Output for AC Voltage Brown-Out Detection. (RT7781C) |          | Output for AC Voltage Brown-Out Detection. (RT7781C)                                                                                         |
| 2                                                        | COMP     | Feedback Voltage Input. Connect an opto-coupler to close the control loop and achieve output voltage regulation.                             |
| 3                                                        | CS       | Current Sense Input. The current sense resistor between this pin and GND is used for current limit setting.                                  |
| 4                                                        | GND      | Ground of the Controller.                                                                                                                    |
| 5                                                        | GATE     | Gate Driver Output for the External MOSFET.                                                                                                  |
| 6                                                        | VDD      | Supply Voltage Input. The controller will be enabled when VDD exceeds $V_{TH\_ON}$ and disabled when VDD decreases lower than $V_{TH\_OFF}.$ |
| 7                                                        | HV       | High Voltage Input for Start-Up. This pin can withstand high voltage up to 700V.                                                             |

### **Function Block Diagram**



Figure 1. RT7781G/L/A/T Block Diagram

### RICHTEK



Figure 2. RT7781C Block Diagram

### Operation

### **HV pin Detection**

The RT7781 provides a 700V high voltage pin to detect the AC input voltage and supports startup.

### **Brown-In and Brown-Out**

The brown-in and brown-out functions are designed in this controller. Therefore, the components and power loss of external brown-in and brown-out circuits can be eliminated.

When the HV voltage rises above the brown-in voltage threshold ( $V_{TH_BI}$  = 113V typ.) for more than the brown-in deglitch time, the IC enters brown-in condition and starts PWM switching. When the HV voltage keeps under the brown-out voltage threshold ( $V_{TH_BO}$  = 96V typ.) for more than the brown-out debounce time ( $t_{D_BO}$ ), the IC enters brown-out condition and stops PWM switching.

### **Burst Switching Green Mode**

The burst mode is designed to reduce switching loss at light load condition. When the output load gets light, the COMP voltage drops and reaches  $V_{BURL}$ , the controller will cease switching. After the output voltage drops and the COMP voltage goes up to  $V_{BURH}$ , the controller will resume switching.

#### VDD Holdup Mode

The RT7781 provides a unique operation mode at almost no load condition named VDD holdup mode. Under the VDD holdup mode, the RT7781 forces PWM switching to maintain V<sub>DD</sub> voltage between V<sub>DD\_ET</sub> and V<sub>DD\_ED</sub>. The benefit of the VDD holdup mode is to avoid the V<sub>DD</sub> drops to V<sub>TH\_OFF</sub> due to the long burst mode period at no load or load transient moment. Therefore, this function makes bias winging design and transient design easier and compacter.

### Disable Mode (T Version Only)

The RT7781T, designed to cooperate with the specific secondary-side voltage regulator RT7205, provides an outstanding solution with ultra low no-load input power (<30mW). The RT7781T features the disable mode to minimize the power consumption at very light-load or no-load conditions.

#### Oscillator

The oscillator runs at 65kHz and features frequency jittering function. Its jittering depth is 6% with about 4ms envelope frequency at 65kHz. It also generates slope compensation saw-tooth, 75% maximum duty cycle pulse and over-load protection slope.

### Leading Edge Blanking (LEB)

Due to the device parasitic capacitors, an initial current spike appears on the current sense resistor at the beginning of the power MOSFET on-state. The spike of the CS voltage may incorrectly trigger the peak current comparator to turn off the power MOSFET, resulting in running failure of the Flyback converter. Thus, the LEB time used to mask the initial voltage spike on the CS pin, is a necessary design for a successful PWM operation.

### Gate Driver

A totem pole gate driver is designed to meet both of low EMI and high efficiency application requirements. The driver integrates a voltage clamping circuit to limit the max. GATE output voltage at high VDD supply voltage condition( $V_{DD} > 15V$ ). An internal pull low circuit is activated to prevent the external MOSFET from accidental turning-on when the  $V_{DD}$  is pretty low during a start-up process.

### Cycle-by-Cycle Current Limit & Constant Power

This is a basic but very useful function and it can be implemented easily in current mode controller. The entry points of current limit are different for low line and high line AC inputs because of the effect from different peak currents with the same propagation delay time. The RT7781 provides a unique calibration mechanism to reduce the variation and achieves constant output power between 90Vac and 265Vac.

### **COMP Pin Open Protection**

If the COMP voltage reaches the open voltage  $V_{COMP_OP}$ , the controller will shut down after about  $t_{OLP}$  and enter auto recovery mode.



## Accurate Over-Load Protection Over AC Input Voltage Range

In normal operation, the CS peak voltage is controlled by the COMP voltage. In output over-load conditions, the CS peak voltage must be limited (regardless of the COMP voltage) to protect the load device and converter. This operation is called cycle-by-cycle current limit. When the duration of the current-limit operation reaches the Over-Load Protection (OLP) debounce time, the OLP shuts down the converter.

In over load conditions, long time operation of the cycleby-cycle current limit will lead to system thermal stress problem. To further protect the system, the RT7781 is designed with a proprietary function to prolong the turnoff period during hiccup operation. Thus, the average power loss and the temperature of each component in the converter will be reduced to an acceptable level during long-time output over-load conditions.

In general, the OLP trip level is a function of the AC input voltage. For improving the accuracy of the OLP level over the full range of AC input voltage, the RT7781 is equipped with an OLP level compensation function. This function is that the maximum CS voltage threshold in the cycle-by-cycle current limit operation is modulated by the GATE on-time. It means that smaller GATE on-time gets smaller maximum CS voltage threshold. Therefore, the total variation of the OLP trip level over the full range of AC input voltage is minimized.

#### **Over Voltage Protection**

Output voltage can be roughly sensed by VDD pin. If the sensed voltage reaches  $V_{OVP}$  threshold, the controller will shut down after the OVP deglitch time.

#### **CS** Pin Open Protection

When CS pin is opened, the controller will shut down after a couple of cycles and enter auto recovery mode.

#### Secondary Rectifier Short Protection (SRSP)

The RT7781 is equipped with the SRSP against the secondary rectifier short-circuit condition in a flyback converter. As the output rectifier is damaged as short-circuit and the power MOSFET is turned on, inrush currents which flow through the power MOSFET, primary and secondary windings are very huge and may cause magnetic saturation of the transformer. Due the huge current stress, the power components can not sustain the stress until the end of the OLP debounce time. The SRSP function is a necessary design for protecting the power components. When CS voltage reaches the SRSP voltage threshold, the RT7781 shuts down the converter after the debounce time of few switching cycles.

## **RT7781**

### Absolute Maximum Ratings (Note 1)

| <ul> <li>HV to GND</li> <li>Supply Input Voltage, VDD to GND</li> <li>GATE to GND</li> <li>PRO, COMP, CS to GND</li> </ul>         | -0.3V to 30V<br>-0.3V to 16.5V |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C<br/>SOP-7</li> <li>Package Thermal Resistance (Note 2)</li> </ul> | 0.36W                          |
| <ul> <li>SOP-7, θ<sub>JA</sub></li></ul>                                                                                           | - 150°C<br>- 260°C             |
| HBM (Human Body Model)<br>(Except HV pin)<br>(HV to GND)<br>MM (Machine Model)                                                     | 1kV                            |

### Recommended Operating Conditions (Note 4)

| Supply Input Voltage, HV   | 0V to 500V (DC) |
|----------------------------|-----------------|
| Supply Input Voltage, VDD  | - 12V to 25V    |
| Junction Temperature Range | 40°C to 125°C   |
| Ambient Temperature Range  | 40°C to 85°C    |

### **Electrical Characteristics**

(V<sub>DD</sub> = 15V, T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter                                              | Symbol             | Test Conditions                        | Min  | Тур  | Max  | Unit |  |  |
|--------------------------------------------------------|--------------------|----------------------------------------|------|------|------|------|--|--|
| HV Section                                             | HV Section         |                                        |      |      |      |      |  |  |
| HV Start-Up Current                                    | IJEFT_ST           | $V_{DD} < V_{TH_ON}, V_{HV} = 500V$    | 1    | 3.5  |      | mA   |  |  |
| Off State Leakage Current                              | I <sub>HV_LK</sub> | $V_{DD} > V_{TH_ON}, V_{HV} = 500V$    |      |      | 25   | μA   |  |  |
| Brown-In Threshold                                     | V <sub>TH_BI</sub> | DC Input Voltage                       | 106  | 113  | 120  | V    |  |  |
| Brown-Out Threshold                                    | V <sub>TH_BO</sub> | DC Input Voltage                       | 86   | 96   | 106  | V    |  |  |
| Brown-In/Out Hysteresis                                | ΔVΒΙΟ              | $\Delta V_{BIO} = V_{TH}BI - V_{TH}BO$ | 10   | 17   | 27   | V    |  |  |
| De Deurse Time of Prouve Out                           | t <sub>D_BO</sub>  | f <sub>OSC</sub> = 65kHz               |      | 60   |      | ms   |  |  |
| De-Bounce Time of Brown-Out                            |                    | f <sub>OSC</sub> = 22kHz               |      | 180  |      |      |  |  |
| VDD Section                                            |                    |                                        | ·    |      |      |      |  |  |
| Under Voltage Lockout (UVLO)<br>Voltage Threshold (On) | V <sub>TH_ON</sub> |                                        | 15.5 | 16.5 | 17.5 | V    |  |  |
| Under Voltage Lockout (UVLO)                           | VTH_OFF            | RT7781G/L/A/C                          | 8.5  | 9    | 9.5  | - V  |  |  |
| Voltage Threshold (Off)                                |                    | RT7781T                                | 6.5  | 7    | 7.5  |      |  |  |



| Parameter                                                  | Symbol               | Test Conditions                                                                            |               | Min  | Тур                         | Мах  | Unit |
|------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------|---------------|------|-----------------------------|------|------|
| HV Restart Voltage Threshold                               | V <sub>HV_ON</sub>   |                                                                                            |               |      | 5.5                         |      | V    |
| VDD Holdup Mode Ending Point                               | V <sub>DD_ED</sub>   | V <sub>COMP</sub> < 1.35V                                                                  |               |      | V <sub>DD_ET</sub><br>+ 0.5 |      | V    |
| VDD Holdun Mode Entry Doint                                |                      | V                                                                                          | RT7781G/L/A/C | 9.5  | 10                          | 10.5 | v    |
| VDD Holdup Mode Entry Point                                | Vdd_et               | V <sub>COMP</sub> < 1.35V                                                                  | RT7781T       | 7.5  | 8                           | 8.5  | v    |
| VDD Over-Voltage Protection<br>Level                       | V <sub>OVP</sub>     |                                                                                            |               | 26   | 27                          | 28   | V    |
| VDD Zener Clamp Voltage                                    | Vz                   |                                                                                            |               | 29   |                             |      | V    |
| Operating Current                                          | I <sub>DD_OP</sub>   | f <sub>OSC</sub> = 65kHz<br>COMP = GATE =                                                  | = Open        |      | 0.7                         | 1.4  | mA   |
| VDD Clamping Voltage after a<br>Latch-off Protection       | V <sub>LH</sub>      |                                                                                            |               |      | 6.5                         |      | V    |
| VDD Reset Voltage Threshold of the Latch-off Protection    | VLH_RST              |                                                                                            |               |      | 5.5                         |      | V    |
| Oscillator Section                                         |                      |                                                                                            |               |      |                             |      |      |
| PWM Frequency                                              | f <sub>PWM</sub>     | Average Frequency                                                                          |               | 60   | 65                          | 70   | kHz  |
| Minimum Burst Switching<br>Frequency                       | f <sub>BS_MIN</sub>  | Average Frequency                                                                          |               | 18   | 22                          |      | kHz  |
| Maximum Duty Cycle                                         | D <sub>MAX</sub>     |                                                                                            |               | 70   | 75                          | 80   | %    |
| Frequency Jittering Range                                  | $\Delta \mathbf{f}$  |                                                                                            |               |      | ±6                          |      | %    |
| Frequency Jittering Period                                 | tлт                  | f <sub>OSC</sub> = 65kHz                                                                   |               |      | 4                           |      | ms   |
| Max. Frequency Variation over<br>Operating VDD Range       | f <sub>DV</sub>      | (max. frequency variation over V <sub>DD</sub> = 12V to 25V) / f <sub>PWM</sub>            |               |      |                             | 2    | %    |
| Max. Frequency Variation over<br>Ambient Temperature Range | f <sub>DT</sub>      | (max. frequency variation over<br>$T_A = -30^{\circ}C \text{ to } 105^{\circ}C$ ) (Note 5) |               |      |                             | 5    | %    |
| COMP Input Section                                         |                      |                                                                                            |               |      |                             |      |      |
| COMP Open Voltage                                          | V <sub>COMP_OP</sub> | COMP = Open                                                                                |               | 5    | 5.2                         | 5.4  | V    |
| COMP Open Protection Delay<br>Time                         | t <sub>OLP</sub>     | f <sub>OSC</sub> = 65kHz                                                                   |               |      | 56                          | -    | ms   |
| Short Circuit COMP Current                                 | IZERO                | V <sub>COMP</sub> = 0V                                                                     |               |      | 240                         | 400  | μA   |
| Burst Switching Entry Voltage                              | $V_{BS\_ET}$         |                                                                                            |               |      | 2.3                         |      |      |
| Burst Switching Ending Voltage                             | $V_{BS\_ED}$         |                                                                                            |               |      | 2.15                        |      | V    |
| Current-Sense Section                                      |                      |                                                                                            |               |      |                             |      |      |
| Maximum Current Limit Threshold                            | V <sub>CS_MAX</sub>  |                                                                                            |               | 1.05 | 1.1                         | 1.15 | V    |
| Leading Edge Blanking Time                                 | t <sub>LEB</sub>     | (Note 6)                                                                                   |               | 150  | 250                         | 350  | ns   |
| Internal Propagation Delay Time                            | t <sub>PD</sub>      | (Note 6)                                                                                   |               |      | 100                         |      | ns   |
| Minimum On-Time                                            | t <sub>ON_MIN</sub>  |                                                                                            |               | 250  | 350                         | 450  | ns   |

| R | Τ7 | 7 | 81 |
|---|----|---|----|
|   |    |   |    |

| Parameter                      | Symbol              | Test Conditions                      | Min  | Тур  | Max  | Unit       |  |
|--------------------------------|---------------------|--------------------------------------|------|------|------|------------|--|
| GATE Section                   |                     |                                      |      |      |      |            |  |
| Gate Output Clamping Voltage   | V <sub>CLAMP</sub>  | V <sub>DD</sub> = 25V                |      | 13.5 |      | V          |  |
| Rising Time                    | t <sub>R</sub>      | C <sub>L</sub> = 1nF                 |      | 50   |      | ns         |  |
| Falling Time                   | t <sub>F</sub>      | C <sub>L</sub> = 1nF                 |      | 40   |      | ns         |  |
| PRO Section (RT7781G/L/A/T)    |                     |                                      |      |      |      | -          |  |
| Internal Bias Current          | I <sub>BIAS</sub>   |                                      | 90   | 100  | 110  | μA         |  |
| Pull High Sinking Current      | I <sub>SIN</sub>    | V <sub>PRO</sub> = V <sub>TH_H</sub> |      |      | 500  | μA         |  |
| Pull High Threshold            | V <sub>TH_H</sub>   |                                      | 1.75 | 1.8  | 1.85 | V          |  |
| Pull Low OTP Voltage Threshold | V <sub>TH_OTP</sub> |                                      | 0.47 | 0.5  | 0.53 | V          |  |
| Pull Low Threshold             | V <sub>TH_L</sub>   |                                      | 0.25 | 0.3  | 0.35 | V          |  |
| PRO Open Voltage               | V <sub>PRO_OP</sub> | PRO = Open                           |      | 1.3  |      | V          |  |
| PRO OTP De-bounce Time         | t <sub>D_OTP</sub>  | f <sub>OSC</sub> = 65kHz             |      | 56   |      | ms         |  |
| ACD Section (RT7781C)          |                     |                                      |      |      |      |            |  |
| Maximum ACD Sourcing Current   | I <sub>ACD</sub>    |                                      | 1    |      | 4    | mA         |  |
| De-bounce Time of AC Voltage   | t                   | f <sub>OSC</sub> = 65kHz             |      | 15   |      | <b>m</b> 0 |  |
| Detection                      | tD_ACD              | f <sub>OSC</sub> = 22kHz             |      | 45   |      | ms         |  |
| OTP Section                    |                     |                                      |      |      |      |            |  |
| Over-Temperature Protection    | T <sub>OTP</sub>    | On Chip OTP (Note 5)                 |      | 140  |      | °C         |  |

**Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

**Note 2.**  $\theta_{JA}$  is measured in natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

Note 3. Devices are ESD sensitive. Handling precaution is recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.

Note 5. Guaranteed by design.

Note 6. Leading edge blanking time and internal propagation delay time are guaranteed by design.



### **Typical Application Circuit**



Figure 3. RT7781G/L/A Application Circuit



Figure 4. RT7781T Application Circuit



Figure 5. RT7781C Application Circuit







Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

RICHTEK



Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS7781-03 April 2014





### **Application Information**

#### Start-up

The RT7781 features a HV pin to provide fast start-up. 700V start-up device is integrated in the controller to further minimize power consumption and enhance performance. The start-up device will be turned on during start-up and be turned off during normal operation. It shortens start-up time and no power loss in this path after start-up.

As shown in Figure 6, the resistor R<sub>HV</sub> connected in series with HV pin is recommended in the range from  $2k\Omega$  to  $6.6k\Omega$  (tolerance <  $\pm 5\%$ ). If R<sub>HV</sub> is much larger than  $6.6k\Omega$  (tolerance <  $\pm 5\%$ ), the brown-in and brown-out threshold will be inaccurate.



Figure 6. Start-up Circuit

#### **Brown-In and Brown-Out**

The RT7781 features internal precise brown-in and brownout detections. An AC voltage detection circuit is built in the controller so that the brown-in and brown-out can be implemented without extra components. The brown-out offers precise brown-out detection without AC ripple effect at heavy or light load.

#### PRO Pin Application (RT7781G/L/A/T)

The RT7781 features a PRO pin for external arbitrary OVP or OTP applications as shown in Figure 7 to Figure 11.

If the PRO pin voltage is higher than OTP threshold  $V_{TH_OTP}$  and is lower than pull high threshold  $V_{TH_H}$ , the controller is enabled for normal operation. If the PRO pin voltage falls below  $V_{TH_OTP}$  and is greater than pull low

threshold V<sub>TH\_L</sub> after t<sub>D\_OTP</sub> de-bounce time, the controller will shut down. Once the PRO pin voltage is higher than V<sub>TH\_H</sub> or lower than V<sub>TH\_L</sub>, the controller will cease switching and shut down after the 50µs deglitch time.

In order to pull up the PRO voltage to be above the V<sub>TH\_H</sub>, the external supply current flowing into the PRO pin must be greater than 500µA and be limited below 5mA. When the IC is latched at off-state by the fault latch (entering latch-mode), V<sub>DD</sub> will be clamped at the latch-mode voltage threshold V<sub>LH</sub>, and the fault latch will be reset when the V<sub>DD</sub> falls and reaches the VDD reset voltage threshold V<sub>LH\_RST</sub>.

When the PRO pin is open, it is set at 1.3V internally. Just leave the PRO pin open if it is not used. If designers want to use a bypass capacitor on the PRO pin, the capacitor should less than 1nF. The internal bias current of PRO pin is  $100\mu A$  (typ.).



Figure 7. PRO Functional Diagram



 $V_{DD} \text{ OVP} : V_{DD} > V_{R} + V_{Z} + 1.8V$ 









Figure 10. OVP for VDD



Figure 11. OVP for  $V_{\text{OUT}}$ 

### ACD Pin Application (C Version Only)

In order to detect the AC voltage removal or brown-out and communicate with the secondary side controller, traditional external circuits are used in the applications for TV or monitor. The RT7781C features the AC voltage detection (ACD) function to eliminate external components of AC voltage detection circuit and make the circuit design easier. •  $t_{D_{ACD}}$  < AC Voltage Dip Time <  $t_{D_{BO}}$ 

In this situation, the ACD pin will source a current  $I_{ACD}$ and provide a pull low signal for the secondary side controller through an opto-coupler after the delay time  $t_{D\_ACD}$ . Until the AC voltage recovers, the ACD signal will be reset, as shown in Figure 12. In order to make sure the secondary side controller can successfully receive the ACD signal, the resistor  $R_{ACD}$  connected in series with the ACD pin is considered carefully, as shown in Figure 13.



Figure 12.  $t_{D_{ACD}}$  < AC Voltage Dip Time <  $t_{D_{BO}}$ 



Figure 13. ACD Application Circuit

AC Voltage Dip Time > t<sub>D\_BO</sub> or AC Off

In this situation, the ACD signal will pull high after the delay time  $t_{D\_ACD}$ . Until the AC voltage dip time is larger than the brown-out delay time  $t_{D\_BO}$ , the brown-out signal BNO pulls high and the  $V_{DD}$  voltage fast decreases. When the  $V_{DD}$  reaches the voltage threshold  $V_{HV\_ON}$ , the ACD and BNO signals will be reset, as shown in Figure 14.



Figure 14. AC Voltage Dip Time >  $t_{D_BO}$  or AC Voltage is Turned Off

#### Disable Mode (T Version Only)

The RT7781T, designed to cooperate with the specific secondary-side voltage regulator RT7205, provides an outstanding solution with ultra low no-load input power (<30mW). The RT7781T features the disable mode to minimize the power consumption at very light-load or noload conditions. When the COMP voltage, which is pulled low by the RT7205 through an opto-coupler, is under the burst mode voltage threshold (V<sub>BURL</sub>) for more than the disable mode debounce time ( $t_{DIS}$  = 210ms typ.) the RT7781T will enter the disable mode, as shown in Figure 15. In the disable mode, the VDD voltage is kept around the clamping voltage threshold (V<sub>LH</sub>) by turning on or off the high-voltage device at the HV pin and most of the operating VDD current is turned off to minimize the power consumption. Only few necessary functions which monitors the COMP voltage for exiting the disable mode are enabled. The RT7781 will be waked up once the COMP voltage is pulled low by RT7205 again.



Figure 15. Timing Chart of Disable Mode Operation

#### VDD Holdup Mode

The VDD holdup mode is only designed to prevent  $V_{DD}$  from decreasing to the turn-off threshold voltage under light load or load transient moment. Relative to the burst-mode operation, the VDD holdup mode brings higher switching loss. So, it is highly recommended that the system should avoid operating at this mode during light load or no load condition, normally.

#### **Resistors on GATE pin**

As shown in Figure 16,  $R_G$  is applied to alleviating the ringing voltage of the gate drive loop in typical application circuits. The resistance of the  $R_G$  must be considered carefully to system EMI and efficiency.

The RT7781 builds in an internal discharge-resistor  $R_{ID}$  in parallel with GATE pin to prevent the MOSFET from any uncertain conditions. If the connection between GATE pin and the MOSFET is disconnected, the MOSFET might be falsely triggered by the energy through the gate-todrain parasitical capacitor  $C_{GD}$  of the MOSFET and the system might be damaged. Therefore, it's highly recommended to add the external discharge-resistor  $R_{ED}$ connected between the Gate of MOSFET and GND terminals. The energy through the  $C_{GD}$  is discharged by the external discharge-resistor to avoid MOSFET falsely triggering.



It s recommend to add the external dischargeresistor to avoid MOSFET falsely triggering.  $R_{ID}$ : Internal Discharge Resistor.  $R_{ED}$ : External Discharge Resistor.

Figure 16. Resistors on Gate Pin

#### **Feedback Resistor**

In order to enhance light load efficiency, the loss of the feedback resistor in parallel with the photo-coupler is reduced, as shown in Figure 17. Due to small feedback resistor current, the selection of shunt regulator (Ex.TL-431) and its minimum regulation current must be considered carefully to make sure it's able to regulate under low cathode current.



Figure 17. Feedback Resistor

#### Accurate Over-Load Protection

Besides the OLP trip level compensation, the tolerance of the RT7781 OLP trip level is further improved through well foundry process control, and test/trim mode in final test. Therefore, the current limit tolerance is tight enough to make design and mass production easier, and it provides accurate over-load protection.

#### **Over-Temperature Protection (OTP)**

The RT7781 provides an internal OTP function to protect the controller from suffering thermal stress and permanent damage. It's not suggested to use the function as a precise OTP. Once the junction temperature is higher than the OTP threshold, the controller will shut down switching operation until the temperature cools down. Meanwhile, if  $V_{DD}$  reaches its turn-off threshold voltage, the controller will hiccup till the over-temperature condition is removed.

#### Negative Voltage Spike on Each Pin

The negative voltage (< –0.3V) on one of the controller pins will cause current injection of the chip substrate and lead to controller damage or circuit false trigger. For example, the negative spike voltage at CS pin may come from improper PCB layout or inductive current sense resistor. Therefore, it is highly recommended to add a R-C filter to avoid CS pin from damage, as shown in Figure 18. Proper PCB layout and component selection should be considered during circuit design.



Figure 18. R-C Filter on CS Pin

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

#### $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For SOP-7 package, the thermal resistance,  $\theta_{JA}$ , is 276.5°C/ W on a standard JEDEC 51-3 one-layer thermal test board. The maximum power dissipation at  $T_A = 25^{\circ}C$  can be calculated by the following formula :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (276.5^{\circ}C/W) = 0.36W$  for SOP-7 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 19 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Dissipation

#### Layout Consideration

A proper PCB layout can abate unknown noise interference and EMI issue in a switching power supply. In order to optimize the system performance of the RT7781 switching power supply, please refer to the following PCB layout guideline before you starts a PCB layout.

The current path(1) from bulk capacitor, transformer, MOSFET, current sense resistor (R<sub>CS</sub>) to the ground of bulk capacitor is a high frequency current loop. The path(2) from GATE pin, MOSFET, R<sub>CS</sub> to the ground of bulk capacitor is also a high frequency current loop. They must be as short as possible to decrease noise coupling and be kept away from other low voltage traces, such as IC control circuit paths, especially.

The path(3) between MOSFET ground and IC ground should be as short as possible.

The path(4) from RCD snubber circuit to MOSFET is a high switching loop. Keep it as small as possible.

The path(5) from the AC voltage to HV pin is a high voltage loop. For preventing the switching noise coupling, it is highly recommended that the PRO pin control paths must be kept away from path(1), path(2), path(3), path(4) and path(5).

Separate the ground traces of bulk capacitor(a), MOSFET(b), auxiliary winding(c) and IC control circuit(d) for reducing noise, output ripple and EMI issue. And, connect these ground traces together at bulk capacitor ground(a). The areas of these ground traces should be large enough.

Place the bypass capacitor as close to the controller as possible.

For reducing the reflected trace inductance and EMI, minimize the area of the loop connecting the secondary winding, output diode and output filter capacitor. In additional, apply sufficient copper area at the anode and cathode terminals of the diode for heatsinking.

Copyright ©2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

### RICHTEK



Figure 20. PCB Layout Guide

### **Outline Dimension**



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |
|--------|---------------------------|-------|----------------------|-------|
| Symbol | Min.                      | Max.  | Min.                 | Max.  |
| A      | 4.801                     | 5.004 | 0.189                | 0.197 |
| В      | 3.810                     | 3.988 | 0.150                | 0.157 |
| С      | 1.346                     | 1.753 | 0.053                | 0.069 |
| D      | 0.310                     | 0.510 | 0.012                | 0.020 |
| F      | 1.194                     | 1.346 | 0.047                | 0.053 |
| F1     | 2.464                     | 2.616 | 0.097                | 0.103 |
| Н      | 0.100                     | 0.254 | 0.004                | 0.010 |
| I      | 0.050                     | 0.254 | 0.002                | 0.010 |
| J      | 5.791                     | 6.200 | 0.228                | 0.244 |
| М      | 0.400                     | 1.270 | 0.016                | 0.050 |

7-Lead SOP Plastic Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.