# Single-Phase PWM Controller for CPU / GPU Core Power Supply #### **General Description** The RT8152E/F is a single phase PWM controller with integrated MOSFET drivers. Moreover, it is compliant with Intel IMVP6.5 Voltage Regulator Specification to fulfill its mobile CPU core and Render core voltage regulator requirements. The RT8152E/F adopts G-NAVP (Green-Native AVP), which is a Richtek's proprietary topology derived from finite DC gain compensator constant on-time mode, making it an easy setting PWM controller meeting all Intel AVP (Active Voltage Positioning) mobile CPU/ Render requirements. The output voltage of the RT8152E/ F is set by 7-bit VID code. The built-in high accuracy DAC converts the VID code ranging from 0V to 1.5V with 12.5mV per step. The system accuracy of the controller can reach 1.5%. The part supports VID on-the-fly and mode change on-the-fly functions that are fully compliant with IMVP6.5 specification. It operates in single phase and diode emulation modes. It can reach up to 90% efficiency in different modes according to different loading conditions. The droop load line can be easily programmed by setting the DC gain of the error amplifier. With proper compensation, the load transient can achieve optimized AVP performance. This chip controls soft-start and output transition slew rate via a capacitor. It supports both DCR and sense resistor current sensing. The RT8152E/F provides power good and thermal throttling output signals for IMVP6.5 Render core specification, and additional clock enabling for CPU core specification. It also features complete fault protection functions including over voltage, under voltage, negative voltage, over current and thermal shutdown. The RT8152E/F is available in WQFN-32L 5x5 small foot print package. # **Applications** - IMVP6.5 CPU / Render Core Voltage Regulator - AVP Step-Down Converter - Notebook / Desktop Computer / Servers #### **Features** - Single Phase PWM Controller with Integrated MOSFET Driver - Low-Gain Compensator with CCRCOT Topology (Constant Current Ripple Constant On Time) - 1 7-bit DAC - 1.5% or 11.5mV System Accuracy - Fixed V<sub>BOOT</sub> (For CPU Core Only) - Differential Remote Voltage Sensing - G-NAVP Topology (Green-Native AVP) - Programmable Output Transition Slew Rate Control - System Thermal Compensated AVP - Ringing Free Mode at Light Load Condition - Fast Transient Response - **IMVP6.5 Compatible Power Management States** - **□** Power Good - Clock Enable Output (For CPU Core Only) - Thermal Throttling - Current Monitor Output - Switching Frequency Up to 1MHz - I OVP, UVP, OCP, OTP, UVLO, NVP - 1 32-Lead WQFN Package - RoHS Compliant and Halogen Free ## **Ordering Information** Package Type QW: WQFN-32L 5x5 (W-Type) Lead Plating System G: Green (Halogen Free and Pb Free) VRON Power E: 1.05V F: 3.3V #### Note: #### Richtek products are: - RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - } Suitable for use in SnPb or Pb-free soldering processes. ### **Marking Information** ### **Pin Configurations** # **Typical Application Circuit** Figure 1. CPU Core Voltage Regulator Figure 2. Render Core Voltage Regulator # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NTC | Thermal Detection Input for VRTT Circuit. Connect this pin with a resistor divider from VCC using NTC on the top to set the thermal management threshold level. | | 2 | OCSET | Over Current Protection Setting. Connect a resistor voltage divider from VCC to ground, the joint of the resistor divider is connected to OCSET pin, with a voltage VOCSET, to set the over current threshold $I_{LIM}$ . | | 3 | DPRSLPVR | Deeper Sleep Mode Signal. | | 4 | VRON | Voltage Regulator Enabler. | | 5 | PGOOD | Power Good Indicator. | | 6 | CLKEN | Inverted Clock Enable. Pull high by a resistor for CPU core application. This open-drain pin is an output indicating the start of the PLL locking of the clock chip. Connect to GND for Render application. | | 7 | VCC | Chip Power. | | 8 | SOFT | Soft-Start. This pin provides soft-start function and slew rate controller. The capacitance of the slew rate control C is restricted to be larger than 10nF. The feedback voltage of the converter follows the ramping voltage on the SOFT pin during soft-start and other voltage transitions according to different mode of operation and VID change. | To be continued | Pin No. | Pin Name | Pin Function | | | | |-------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 9 | RGND | Return Ground. This pin is the negative node of the differential remote voltage sensing. | | | | | 10 | СМ | Current Monitor Output. This pin outputs a voltage proportional to the output current. | | | | | 11 | CMSET | Current Monitor Output Gain Externally Setting. Connect this pin with one resistor to VSEN while CM pin is connected to ground with one another resistor. In such way, current monitor output gain can be set by the ratio of these two resistors. | | | | | 12 | VSEN | Positive Voltage Sensing Pin. This pin is the positive node of the differential voltage sensing. | | | | | 13 | FB | Feedback. This is the negative input node of the error amplifier. | | | | | 14 | COMP | Compensation. This pin is the output node of the error amplifier. | | | | | 15 | ISEN_N | Negative input of the current sense. | | | | | 16 | ISEN | Positive input of the current sense. | | | | | 17 | TON | Connect this pin to VIN with one resistor. | | | | | 18,<br>33 (Exposed Pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | | | | | 19 | PVDD | Driver Power. | | | | | 20 | LGATE | Lower Gate Drive. This pin drives the gate of the low side MOSFETs. | | | | | 21 | PGND | Driver Ground. | | | | | 22 | PHASE | This pin is return node of the high side MOSFET driver. Connect this pin to the high side MOSFET sources together with the low side MOSFET drains and the inductor. | | | | | 23 | UGATE | Upper Gate Drive. This pin drives the gate of the high side MOSFETs. | | | | | 24 | воот | Bootstrap Power Input. This pin powers the high side MOSFET drivers. Connect this pin to bootstrap capacitor. | | | | | 25 to 31 | VID6 to<br>VID0 | Voltage ID. DAC voltage identification inputs for IMVP6.5. The logic threshold is 30% of the VCCP as the maximum value for low state and 70% of the VCCP as the minimum value for the high state. | | | | | 32 | VRTT | Voltage Regulator Thermal Throttling. This open-drain output pin will be pulled low when the preset temperature level is exceeded. | | | | Table 1. IMVP6.5 VID Code Table | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Output | |------|------|------|------|------|------|------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1.5000V | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1.4875V | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.4750V | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.4625V | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1.4500V | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1.4375V | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1.4250V | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1.4125V | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1.4000V | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1.3875V | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1.3750V | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1.3625V | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1.3500V | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1.3375V | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1.3250V | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1.3125V | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1.3000V | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1.2875V | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1.2750V | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1.2625V | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1.2500V | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1.2375V | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1.2250V | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1.2125V | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1.2000V | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1.1875V | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1.1750V | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1.1625V | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1.1500V | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1.1375V | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1.1250V | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1.1125V | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1.1000V | | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Output | |------|------|------|------|------|------|------|---------| | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1.0875V | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1.0750V | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1.0625V | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1.0500V | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1.0375V | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1.0250V | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1.0125V | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1.0000V | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0.9875V | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0.9750V | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0.9625V | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0.9500V | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0.9375V | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0.9250V | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0.9125V | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0.9000V | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0.8875V | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0.8750V | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0.8625V | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0.8500V | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0.8375V | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0.8250V | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0.8125V | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0.8000V | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0.7875V | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0.7750V | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0.7625V | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0.7500V | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0.7375V | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0.7250V | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0.7125V | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0.7000V | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0.6875V | To be continued | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Output | |------|------|------|------|------|------|------|---------| | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0.6750V | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0.6625V | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0.6500V | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0.6375V | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0.6250V | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0.6125V | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0.6000V | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0.5875V | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0.5750V | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0.5625V | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0.5500V | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0.5375V | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0.5250V | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0.5125V | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0.5000V | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0.4875V | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0.4750V | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0.4625V | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0.4500V | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0.4375V | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0.4250V | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0.4125V | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0.4000V | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0.3875V | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0.3750V | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0.3625V | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0.3500V | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0.3375V | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0.3250V | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0.3125V | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0.3000V | | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Output | |------|------|------|------|------|------|------|---------| | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0.2875V | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0.2750V | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0.2625V | | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0.2500V | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0.2375V | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0.2250V | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0.2125V | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0.2000V | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0.1875V | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0.1750V | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0.1625V | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0.1500V | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0.1375V | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0.1250V | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0.1125V | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0.1000V | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0.0875V | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0.0750V | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0.0625V | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0.0500V | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0.0375V | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0.0250V | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0.0125V | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0.0000V | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0.0000V | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0.0000V | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0.0000V | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0.0000V | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0.0000V | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0.0000V | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0.0000V | # **Function Block Diagram** # Absolute Maximum Ratings (Note 1) | ı VCC to GND | 0.3V to 6.5V | |-----------------------------------------------------------|-----------------------------------| | ı RGND, PGND to GND | 0.3V to 0.3V | | ı VIDx to GND | -0.3V to (V <sub>CC</sub> + 0.3V) | | ı DPRSLPVR, VRON to GND | 0.3V to (V <sub>CC</sub> + 0.3V) | | ı PGOOD, CLKEN, VRTT to GND | 0.3V to (V <sub>CC</sub> + 0.3V) | | VSEN, FB, COMP, SOFT, OCSET, CM, CMSET, NTC to GND | 0.3V to (V <sub>CC</sub> + 0.3V) | | ı ISEN, ISEN_N to GND | $-0.3V$ to $(V_{CC} + 0.3V)$ | | ı PVDD to PGND | 0.3V to 6.5V | | ı LGATE to PGND | | | DC | -0.3V to (PVDD + 0.3V) | | <20ns | 2.5V to 7.5V | | ı PHASE to PGND | | | DC | 0.3V to 28V | | <20ns | 8V to 38V | | I BOOT to PHASE | 0.3V to 6.5V | | ı UGATE to PHASE | | | DC | 0.3V to (BOOT - PHASE) | | <20ns | | | ı TON to GND | 0.3V to 28V | | Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C | | | WQFN-32L5x5 | - 2.778W | | Package Thermal Resistance (Note 2) | | | WQFN–32L 5x5, $\theta_{JA}$ | | | WQFN-32L 5x5, $\theta_{JC}$ | | | ı Junction Temperature | | | Storage Temperature Range | | | Lead Temperature (Soldering, 10 sec.) | - 260°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Mode) | | | MM (Machine Mode) | - 200V | | December ded Operation Conditions (1) | | | Recommended Operating Conditions (Note 4) | | | ı Supply Voltage, V <sub>CC</sub> | | | ı Battery Voltage, V <sub>IN</sub> | | | ı Junction Temperature Range | | | ı Ambient Temperature Range | 40°C to 85°C | # **Electrical Characteristics** ( $V_{CC} = 5V$ , $T_A = 25$ °C, unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-------|------| | Supply Input | | | | | | | | Supply Current | I <sub>VCC</sub> + I <sub>PVDD</sub> | $R_{TON}$ = 130k $\Omega$ , $V_{RON}$ = 3.3V, No Loading Current | | | 10 | mA | | Shutdown Current | Ivcc + I <sub>PVDD</sub> | V <sub>RON</sub> = 0V | | | 5 | μА | | Soft-Start/Slew Rate Cont | rol (based on 1 | 0nF C <sub>SS</sub> ) | | | | | | Soft-Start / Soft-Shutdown | I <sub>SS1</sub> | SOFT = 1.5V | | 20 | | μΑ | | Normal VID Change Slew Current | I <sub>SS2</sub> | SOFT = 1.5V | 40 | 50 | 60 | μΑ | | Deeper Sleep Exit/VID Change Slew Current | Iss3 | For Render Mode Only, SOFT = 1.5V | 80 | 100 | 120 | μΑ | | Reference and DAC | | | | | | | | DC Accuracy | V <sub>FB</sub> | V <sub>DAC</sub> = 0.7500 - 1.5000<br>(No Load, Active Mode) | -0.8 | 0 | 0.8 | %VID | | | | $V_{DAC} = 0.5000 - 0.7500$ | -7.5 | 0 | 7.5 | mV | | Boot Voltage | Vacca | RT8152E | 1.089 | 1.1 | 1.111 | V | | Boot voltage | V <sub>BOOT</sub> | RT8152F | 1.188 | 1.2 | 1.212 | V | | Error Amplifier | | | | | | | | DC Gain | | $R_L = 47k\Omega$ (Note 5) | 70 | 80 | | dB | | Gain-Bandwidth Product | GBW | C <sub>LOAD</sub> = 5pF (Note 5) | | 10 | | MHz | | Slew Rate | SR <sub>COMP</sub> | $C_{LOAD}$ = 10pF (Gain = -4,<br>R <sub>f</sub> = 47k $\Omega$ , $V_{OUT}$ = 0.5V - 3V) | | 5 | | V/μs | | Output Voltage Range | V <sub>COMP</sub> | $R_L = 47k\Omega$ | 0.5 | | 3.6 | V | | Maximum Source Current | | V <sub>COMP</sub> = 2V | 200 | 250 | | μΑ | | Maximum Sink Current | OUTEA_COMP | V <sub>COMP</sub> = 2V | | 20 | | mA | | <b>Current Sense Amplifier</b> | | | | | | | | Input Offset Voltage | Voscs | I <sub>SEN</sub> = I <sub>SEN_N</sub> = 1.5V | -1 | | 1 | mV | | Impedance at Neg. Input | R <sub>ISEN_N</sub> | I <sub>SEN_N</sub> = 1.5V | 1 | | | МΩ | | Impedance at Pos. Input | R <sub>ISEN</sub> | I <sub>SEN</sub> = 1.5V | 1 | | | МΩ | | DC Gain | | | | 10 | | V/V | | Input Range | V <sub>ISEN_IN</sub> | V <sub>DAC</sub> = 1.1V,<br>V <sub>ISEN_IN</sub> = I <sub>SEN</sub> - I <sub>SEN_N</sub> | -50 | | 80 | mV | | TON Setting | | | - | | • | | | TON Pin Output Voltage | V <sub>TON</sub> | $R_{TON} = 80k\Omega$ , $V_{TON} = V_{DAC} = V_{BOOT}$ | -5 | 0 | 5 | % | | ON-Time Setting | T <sub>ON</sub> | $I_{RTON} = 80\mu A, V_{TON} = V_{DAC} = V_{BOOT}$ | | 350 | | ns | | R <sub>TON</sub> Current Range | I <sub>RTON</sub> | V <sub>TON</sub> = V <sub>DAC</sub> = V <sub>BOOT</sub> | 25 | | 280 | μΑ | | Minimum Off Time | T <sub>OFF</sub> | I <sub>RTON</sub> = 80μA, V <sub>DAC</sub> = V <sub>BOOT</sub> | 250 | | 500 | ns | | Protection | • | | | - | | , | | Under Voltage Lock-out<br>Threshold | Vuvlo | Falling edge, 80mV Hysteresis | 3.9 | 4.1 | 4.3 | V | To be continued | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|----------------|-------|------|------| | Protection | | | | | | | | Absolute Over Voltage Protection Threshold | Vovabs | (Respect to 1.5V, ±50mV) | 1.45 | 1.5 | 1.55 | V | | Relative Over Voltage Protection Threshold | Vov | (Respect to V <sub>DAC</sub> , ±50mV) | 250 | 300 | 350 | mV | | Under Voltage Protection<br>Threshold | V <sub>UV</sub> | Measured at VSEN respect to unloaded output voltage (UOV) (for 0.8 < UOV < 1.5) | -450 | -400 | -350 | mV | | Negative Voltage Protection Threshold | V <sub>NV</sub> | Measured at VSEN respect to GND | -100 | | | mV | | Current Limit Threshold<br>Voltage | VILIM | VISEN - VISEN_N = VILIM,<br>VOCSET = 2V, 40 x VILIM = VOCSET | 46.5 | 50 | 53.5 | mV | | Thermal Shutdown Threshold | T <sub>SD</sub> | Typical hysteresis is 10°C | | 160 | | °C | | Logic Inputs | | | | | | ı | | | ., | RT8152E Respect to 1.05V, 70% | 0.735 | | | | | VECNT | V <sub>IH</sub> | RT8152F Respect to 3.3V, 70% | 2.31 | | | | | VRON Threshold | ., | RT8152E Respect to 1.05V, 30% | | 0.315 | | V | | | VIL | RT8152F Respect to 3.3V, 30% | | | 0.99 | | | Leakage Current of VRON | | | -1 | | 1 | μΑ | | DAC (VID0 - VID6) and | V <sub>IH</sub> | Respect to 1.05V, 70% | 5V, 70% 0.77 - | | | ., | | DPRSLPVR | V <sub>IL</sub> | Respect to 1.05V, 30% | | | 0.33 | V | | Leakage Current of DAC<br>(VID0 – VID6) and<br>DPRSLPVR | | | -1 | | 1 | μА | | Power Good | | | | | | | | DCOOD Threehold | V | CPU Core : VSEN - V <sub>BOOT</sub> | | -100 | | \/ | | PGOOD Threshold | V <sub>TH_PGOOD</sub> | Render : VSEN – V <sub>DAC</sub> | | -100 | | mV | | PGOOD Low Voltage | V <sub>PGOOD</sub> | I <sub>PGOOD</sub> = 4mA | | | 0.4 | V | | DOCOD Dalay | т. | CPU Core, CLKEN Low to PGOOD High | 3 | | 20 | | | PGOOD Delay | T <sub>PGOOD</sub> | Render Mode VRON High to PGOOD High | 3 | | 20 | ms | | Clock Enable | | | | | | | | CLKEN Low Voltage | VCLKEN | For CPU Core Only, ICLKEN = 4mA | | | 0.4 | V | | Thermal Throttling | | | | | | | | Thermal Throttling Threshold | V <sub>OT</sub> | Measure at NTC respect to V <sub>CC</sub> | | 80 | | %VDD | | Thermal Throttling Threshold Hysteresis | V <sub>OT_HY</sub> | At V <sub>CC</sub> = 5V | | 230 | | mV | | VRTT Output Voltage | V <sub>VRTT</sub> | I <sub>VRTT</sub> = 40mA | | | 0.4 | V | | <b>Current Monitor</b> | 1 | | | • | | | | Current Monitor Output<br>Voltage in Operating Range | | $V_{DAC}$ = 0.9V, $V_{RCMSET}$ = 0.82V,<br>$R_{CM}$ = 7.5k $\Omega$ , $R_{CMSET}$ = 1.5k $\Omega$ | 770 | 800 | 830 | mV | To be continued | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------|-----|------|------|------| | Current Monitor Maximum Output Voltage | | | | | 1.15 | V | | Gate Driver | | | | | | | | Upper Driver Source | R <sub>UGATEsr</sub> | V <sub>BOOT</sub> - V <sub>PHASE</sub> = 5V<br>V <sub>BOOT</sub> - V <sub>UGATE</sub> = 1V | | 0.7 | | Ω | | Upper Driver Sink | R <sub>UGATEsk</sub> | V <sub>UGATE</sub> = 1V | | 0.6 | | Ω | | Lower Driver Source | R <sub>LGATEsr</sub> | V <sub>PVDD</sub> = 5V, V <sub>PVDD</sub> - V <sub>LGATE</sub> = 1V | | 0.75 | | Ω | | Lower Driver Sink | R <sub>LGATEsk</sub> | V <sub>LGATE</sub> = 1V | | 0.5 | | Ω | | Upper Driver Source/Sink<br>Current | I <sub>UGATE</sub> | VBOOT - VPHASE = 5V<br>VUGATE = 2.5V | | 3 | | Α | | Lower Driver Source<br>Current | I <sub>LGATEsr</sub> | V <sub>LGATE</sub> = 2.5V | | 3 | | А | | Lower Driver Sink Current | I <sub>LGATEsk</sub> | V <sub>LGATE</sub> = 2.5V | | 5 | | Α | | Internal Boot Charging<br>Switch On-Resistance | R <sub>ВООТ</sub> | PVDD to BOOT | | 30 | | Ω | - **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - Note 2. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}C$ on a high effective four layers thermal conductivity test board of JEDEC 51-7 thermal measurement standard. The case point of $\theta_{JC}$ is on the expose pad for the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. - Note 5. Guaranteed by design. # **Typical Operating Characteristics** $V_{IN}$ = 12.6V, $R_{TON}$ = 150W, L = 0.36mH, $C_{OUT}$ = 330mF, No Load, $T_A$ = 25°C, unless otherwise specified. ### **Application Information** The RT8152E/F is a single-phase PWM controller with embedded gate driver. It is compliant with Intel IMVP6.5 Voltage Regulator Specification to fulfill its mobile CPU and Render voltage regulator power supply requirement. Inductor current are continuously sensed for loop control, droop tuning, and over current protection. The 7-bit VID DAC and a low offset differential amplifier allow the controller to maintain high regulating accuracy to meet Intel IMVP6.5 specification. #### **Design Tool** To help users to reduce the efforts and errors caused by manual calculations using the design concept below, a user friendly design tool is now available on request. This design tool calculates all necessary design parameters by entering user's requirements. Please contact Richtek's representatives for details. #### **Operation Modes** Table 2 shows the RT8152E/F operation modes. When VRON is enable (=1), and within 10 $\mu$ s the RT8152E/F will detect the $\overline{\text{CLKEN}}$ to determine which operation mode is applied. If the $\overline{\text{CLKEN}}$ is low, the RT8152E/F will operate in Render core voltage regulator mode. If the $\overline{\text{CLKEN}}$ is high, the IC will operate in CPU core voltage regulator mode. DPRSLPVR determines the operation mode of the controller operation in CCM or RFM. The controller enters RFM (Ring Free Mode) when DPRSLPVR = 1 and enters CCM when DPRSLPVR = 0. Table 2. Control signal truth table for operation modes of the RT8152E/F | CLKEN | DPRSLPVR | Operation Mode | |-------------|----------|----------------| | 0 | 0 | Render CCM | | (GND) | 1 | Render RFM | | 1 | 0 | CPU CCM | | (Pull High) | 1 | CPU RFM | #### **Differential Remote Sense Connection** The RT8152E/F includes differential, remote sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. CPU contains on-die sense pins $V_{\text{CC\_SENSE}}$ and $V_{\text{SS\_SENSE}}$ . Connect RGND to $V_{\text{SS\_SENSE}}$ . Connect FB to $V_{\text{CC\_SENSE}}$ with a resistor to build the negative input path of the error amplifier. Connect VSEN to $V_{\text{CC\_SENSE}}$ for $\overline{\text{CLKEN}}$ , PGOOD, OVP, and UVP detection. The 7 bit VID DAC and the precision voltage reference are referred to RGND for accurate remote sensing. #### **Current Sense Setting** The RT8152E/F is continuously sensing the inductor current. Therefore, the controller can be less noise sensitive. Low offset amplifiers are used for loop control and over current detection. The internal current sense amplifier gain (A<sub>I</sub>) is fixed to be 10. The ISEN and ISEN\_N denote the positive and negative input of the current sense amplifier. Users can either use a current sense resistor or the inductor's DCR for current sensing. Using inductor's DCR allows higher efficiency as shown in Figure 3. To let: $$\frac{L}{DCR} = R_X \times C_X \tag{1}$$ then the transient performance will be optimum. For example, chose L= $0.36\mu H$ with $1m\Omega$ DCR and $C_X$ = 100nF, yields for $R_X$ : $$R_{X} = \frac{0.36\mu H}{1m\Omega \times 100nF} = 3.6k\Omega \tag{2}$$ Figure 3. Lossless Inductor Current Sensing Considering the inductance tolerance, the resistor $R_X$ has to be tuned on board by examining the transient voltage. If the output voltage transient has an initial dip below the minimum load line requirement with a slow recovery, $R_X$ is chosen too small. Vice versa, with a resistance too large, the output voltage transient has only a small initial dip and the recovery is too fast causing a ring back. Using current sense resistor in series with the inductor can have better accuracy, but the efficiency is a trade off. Considering the equivalent inductance (L<sub>ESL</sub>) of the current sense resistor, a RC filter is recommended. The RC filter calculation method is similar to the above mentioned inductor DCR sensing method. #### **Loop Control** The RT8152E/F adopts Richtek's proprietary G-NAVP<sup>TM</sup> topology. G-NAVP<sup>TM</sup> is based on the finite-gain current mode with CCRCOT (Constant Current Ripple Constant On Time) topology. The output voltage, V<sub>OUT</sub>, will decrease with increasing output load current. The control loop consists of PWM modulator with power stage, current sense amplifier and error amplifier as shown in Figure 4. Figure 4. Simplified Schematic for Droop and Remote Sense in CCM The HS\_FET on-time is determined by CCRCOT ON-Time generator. When load current increases, $V_{CS}$ increases, the steady state COMP voltage also increases and makes the $V_{OUT}$ decrease, achieving AVP. A near-DC offset cancellation is added to the output of EA to cancel the inherent output offset of finite-gain current mode controller. In RFM, HS\_FET is turned on with constant $T_{ON}$ when $V_{CS}$ is lower than $V_{COMP2}$ . Once the HS\_FET is turned off, LS\_FET is turned on automatically. By Ringing-Free Technique, the LS\_FET allows only partial of negative current when the inductor free-wheeling current reaches negative. The switching frequency will be proportionately reduced, thus the conduction and switching losses will be greatly reduced. # Output Voltage Droop Setting (with Temperature Compensation) It's very easy to achieve the Active Voltage Positioning (AVP) by properly setting the error amplifier gain due to the native droop characteristics. The target is to have: $$V_{OUT} = V_{DAC} - I_{LOAD} \times R_{DROOP}$$ (3) , then solving the switching condition $V_{COMP2}$ = $V_{CS}$ in Figure 4 yields the desired error amplifier gain as : $$A_{V} = \frac{R2}{R1} = \frac{A_{I} \times R_{SENSE}}{R_{DROOP}}$$ (4) where $A_I$ is the internal current sense amplifier gain. $R_{SENSE}$ is the current sense resistor. If no external sense resistor present, it is the DCR of the inductor. $R_{DROOP}$ is the resistive slope value of the converter output and is the desired static output impedance. Figure 5. Error Amplifier Gain ( $A_V$ ) Influence on $V_{OUT}$ Since the DCR of inductor is highly temperature dependent, it affects the output accuracy at hot conditions. Temperature compensation is recommended for the lossless inductor DCR current sense method. Figure 6 shows a simple but effective way of compensating the temperature variations of the sense resistor using an NTC thermistor placed in the feedback path. Figure 6. Loop Setting with Temperature Compensation Usually, R1a is set to equal $R_{NTC}$ (25°C). R1b is selected to linearize the NTC's temperature characteristic. For a given NTC, design is to get R1b and R2 and then C1 and C2. According to (4), to compensate the temperature variations of the sense resistor, the error amplifier gain (Av) should have the same temperature coefficient with $R_{SENSE}$ . Hence : $$\frac{A_{V, HOT}}{A_{V, COLD}} = \frac{R_{SENSE, HOT}}{R_{SENSE, COLD}}$$ (5) From (4), we can have Av at any temperature (T) as $$A_{V, T} = \frac{R2}{R1a//R_{NTC, T} + R1b}$$ (6) The standard formula for the resistance of NTC thermistor as a function of temperature is given by : $$R_{NTC, T} = R_{NTC, 25} e^{\left\{\beta\left[\left(\frac{1}{T+273}\right) - \left(\frac{1}{298}\right)\right]\right\}}$$ (7) Where $R_{NTC,\,25}$ is the thermistor's nominal resistance at room temperature, $\beta$ (beta) is the thermistor's material constant in Kelvins, and T is the thermistor's actual temperature in Celsius. To calculate DCR value at different temperature can use equation as below: $$DCR_T = DCR_{25} \times [1 + 0.00393 \times (T - 25)]$$ (8) Where the 0.00393 is the temperature coefficient of the copper. For a given NTC thermistor, solving (6) at room temperature ( $25^{\circ}$ C) yields : $$R2 = A_{V, 25} x (R1b + R1a // R_{NTC, 25})$$ (9) Where $A_{V,25}$ is the error amplifier gain at room temperature and can be obtained from (4). R1b can be obtained by substituting (9) to (5), $$R1b =$$ $$\frac{\frac{R_{SENSE, HOT}}{R_{SENSE, COLD}} \times (R1a // R_{NTC, HOT}) - (R1a // R_{NTC, COLD})}{\left(1 - \frac{R_{SENSE, HOT}}{R_{SENSE, COLD}}\right)}$$ (10) #### **Loop Compensation** Optimized compensation of the RT8152E/F allows for best possible load step response of the regulator's output. A compensator with one pole and one zero is adequate for a proper compensation. Figure 4 shows the compensation circuit. Prior design procedure shows how to decide the resistive feedback components of error amplifier gain, the C1 and C2 must be calculated for the compensation. The target is to achieve the constant resistive output impedance over the widest possible frequency range. The pole frequency of the compensator must be set to compensate the output capacitor ESR zero: $$f_{P} = \frac{1}{2 \times \pi \times C \times R_{C}} \tag{11}$$ Where C is the capacitance of output capacitor, and $R_{\text{C}}$ is the ESR of output capacitor. C2 can be calculated as follows: $$C2 = \frac{C \times R_C}{R2} \tag{12}$$ The zero of compensator has to be placed at half of the switching frequency to filter the switching related noise. Such that: $$C1 = \frac{1}{\left(R1b + R1a // R_{NTC, 25}\right) \times \pi \times f_{SW}}$$ (13) #### **TON Setting** High frequency operation optimizes the application for the smaller component size, trading off efficiency due to higher switching losses. This may be acceptable in ultra portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low frequency operation offers the best overall efficiency at the expense of component size and board space. Figure 5 shows the On-Time setting circuit. Connect a resistor $(R_{TON})$ between VIN and TON to set the on-time of UGATE : $$T_{ON} = \frac{14.5 \times 10^{-12} \times R_{TON} \times 2}{(V_{IN} - VDAC)}$$ (14) Where $T_{ON}$ is UGATE turn on period, $V_{IN}$ is Input voltage of converter, VDAC is DAC voltage. On-time translate only roughly to switching frequencies. The on-times guaranteed in the Electrical Characteristics are influenced by switching delays in external HS-FET. Also, the dead-time effect increases the effective on-time, reducing the switching frequency. It occurs only in CCM (DPRSLPVR = 0), and during dynamic output voltage transitions when the inductor current reverses at light or negative load currents. With reversed inductor current, the PHASE goes high earlier than normal, extending the on-time by a period equal to the HS-FET rising dead time. For better efficiency of the given load range, the maximum switching frequency is suggested to be: $$F_{S(MAX)} = \frac{1}{T_{ON} - T_{HS-Delay}} \times$$ (15) $$\frac{\text{VDAC}_{\text{(MAX)}} + I_{\text{LOAD}(\text{MAX})} \times \left[ R_{\text{ON\_LS-FET}} + \text{DCR}_{\text{L}} - R_{\text{DROOP}} \right]}{\text{VIN}_{\text{(MAX)}} + I_{\text{LOAD}(\text{MAX})} \times \left[ R_{\text{ON\_LS-FET}} - R_{\text{ON\_HS-FET}} \right]}$$ #### \/\here - FSMAX is the maximum switching frequency - } T<sub>HS- Delay</sub> is the turn on delay of HS-FET - } VDAC<sub>(MAX)</sub> is the maximum VDAC of application - } VIN<sub>MAX</sub> is the maximum application Input voltage - } ILOAD(MAX) is the maximum load of application - $R_{ON\_LS\text{-}FET}$ is the Low side FET $R_{DS(ON)}$ - $R_{ON\_HS-FET}$ is the High side FET $R_{DS(ON)}$ - ) DCR<sub>I</sub> is the inductor DCR - RDROOP is the load line setting Figure 7. On-Time setting with RC Filter #### **Soft-Start and Mode Transition Slew Rates** The RT8152E/F uses 3 slew rates for various modes of operation. The three slew rates are internally determined by commanding one of three bi-directional current sources (I<sub>SS</sub>) on to the SOFT pin. The 7 bit VID DAC and the precision voltage reference are referred to RGND for accurate remote sensing. Hence, connect a capacitor ( $C_{SOFT}$ ) from SOFT pin to RGND for controlling the slew rate as shown in Figure 6. The capacitance of capacitor is restricted to be larger than 10nF. The voltage ( $V_{SOFT}$ ) on the SOFT pin is the reference voltage of the error amplifier and is, therefore, the commanded system voltage. The first current is typically $20\mu A$ used to charge or discharge the $C_{SOFT}$ during soft-start, and soft-shutdown. The second current is typically $50\mu A$ used during other voltage transitions, including VID change and transitions between operation modes. The third current is typically $100\mu A$ used during Render RFM with VID change up transitions. The IMVP-6.5 specification specifies the critical timing associated with regulating the output voltage. The symbol, SLEWRATE, as given in the IMVP-6.5 specification will determine the choice of the SOFT capacitor, $C_{\text{SOFT}}$ , by the following equation : $$C_{SOFT} = \frac{I_{SS}}{SLEWRATE}$$ (16) #### Power up Sequence With the controller's VCC voltage rises above the POR threshold (typ. 4.3V), the power up sequence begins when VRON goes high. If $\overline{\text{CLKEN}} = 1$ (Pull High), the RT8152E/F will enter CPU mode power up sequence. If the $\overline{\text{CLKEN}} = 0$ (Connect to GND), the controller will enter Render mode power up sequence. After the RT8152E/F enters CPU mode, VSEN starts ramping up to $V_{BOOT}$ within 1ms. The slew rate during power up is $20\mu\text{A/C}_{SOFT}$ . The RT8152E/F pulls $\overline{\text{CLKEN}}$ low after VSEN gets across $V_{BOOT}$ – 0.1V for 73 $\mu$ s. Right after $\overline{\text{CLKEN}}$ goes low, VSEN starts ramping to first VDAC value. After $\overline{\text{CLKEN}}$ goes low for approximately 4.7ms, PGOOD is asserted HIGH. DPRSLPVR are valid right after PGOOD is asserted. UVP is masked as long as VSEN is less than $V_{BOOT}$ – 0.1V. Figure 8. CPU Mode Timing Diagram for Power Up and Power Down After the RT8152E/F enters Render mode, VSEN starts ramping up to VDAC within 1ms. The slew rate during power up is $20\mu\text{A/C}_{\text{SOFT}}$ . PGOOD is asserted HIGH after VSEN exceeds VDAC - 100mV for 4.77ms (typ.). DPRSLPVR are valid right after PGOOD is asserted. UVP is masked as long as VSEN is less than VDAC - 100mV. Figure 9. Render Mode Timing Diagram for Power Up and Power Down #### **Power Down** When VRON goes low, the RT8152E/F enters low power shutdown mode. PGOOD is pulled low immediately and the V<sub>SOFT</sub> ramps down with slew rate of $20\mu\text{A/C}_{\text{SOFT}}$ . VSEN also ramps down following V<sub>SOFT</sub>. After V<sub>VSEN</sub> is lower than 200mV, the RT8152E/F turns off high side FETs and low side FETs. An internal discharge resistor at VSEN will be enabled and the analog part will be turned off. #### **Deeper Sleep Mode Transitions** After DPRSLPVR goes high, the RT8152E/F enters deeper sleep mode operation. If the VIDs are set to a lower voltage setting, the output drops at a rate determined by the load and the output capacitance. The internal target $V_{SOFT}$ still ramps as before, and UVP, OCP and OVP are masked for 73 $\mu$ s. #### **Over Current Protection Setting** The RT8152E/F compares a programmable current limit set point to the voltage from the current sense amplifier output for Over Current Protection (OCP). The voltage applied to OCSET pin defines the desired current limit threshold $I_{LIM}$ : $$V_{OCSET} = 40 \times I_{LIM} \times R_{SENSE}$$ (17) Connect a resistor voltage divider from VCC to GND, the joint of the resistor divider is connected to OCSET pin as shown in Figure 10. For a given $R_{OC2}$ , then $$R_{OC1} = R_{OC2} \times \left(\frac{V_{CC}}{V_{OCSET}} - 1\right)$$ $$V_{CC}$$ (18) Figure 10. OCP Setting Without Temperature Compensation RT8152E/F provides current limit function and over current protection. The current limit function is triggered when inductor current exceeds the current limit threshold $I_{LIM}$ defined by $V_{OCSET}$ . When current limit function is tripped, high side MOSFET will be forced off until the over current condition is cleared. If the current limit function is triggered for 15 switching cycles, OCP will be tripped. Once OCP is tripped, both high side and low side MOSFET will be turn off, and the internal discharge resistor at the VSEN pin will be enabled to discharge output capacitors. OCP is a latched protection, it can only be reset by cycling VRON or VCC. If inductor DCR is used as current sense component, then temperature compensation is recommended for proper protection under all conditions. Figure 11 shows a typical OCP setting with temperature compensation. Figure 11. OCP Setting with Temperature Compensation Generally, the $R_{OC1a}$ must be selected to be equal to thermistor's nominal resistance at room temperature. Ideally, $V_{OCSET}$ has same temperature coefficient with $R_{SENSE}$ (Inductor DCR): $$\frac{V_{OCSET, HOT}}{V_{OCSET, COLD}} = \frac{R_{SENSE, HOT}}{R_{SENSE, COLD}}$$ (19) $$R_{OC2} = \frac{\alpha \times R_{EQU, HOT} - R_{EQU, COLD} + (1 - \alpha) \times R_{EQU, 25}}{\frac{V_{CC}}{V_{OCSET, 25}} \times (1 - \alpha)}$$ (20) $$R_{OC1b} = \frac{(\alpha - 1) \times R_{OC2} + \alpha \times R_{EQU, HOT} - R_{EQU, COLD}}{(1 - \alpha)}$$ (21) Where $\alpha =$ $$\frac{R_{SENSE, HOT}}{R_{SENSE, COLD}} = \frac{DCR_{25} \times [1 + 0.00393 \times (T_{HOT} - 25)]}{DCR_{25} \times [1 + 0.00393 \times (T_{COLD} - 25)]}$$ (22) $$R_{EQU,T} = R1a // R_{NTC,T}$$ (23) For example, the following design parameters are given: DCR = $$1m\Omega$$ , $V_{CC} = 5V$ , $I_{L,ripple} = 9A$ $$R_{OC1a} = R_{NTC, 25} = 10k\Omega, \ \beta_{NTC} = 3450$$ For –20°C to 100°C operation range, to set OCP trip current $I_{\text{TRIP}}\!=\!28\text{A}$ $$I_{LIM} = 28A + \frac{9A}{2} = 32.5A$$ $$V_{OCSFT, 25} = 40 \times 33 A \times 1 m\Omega = 1.297 V$$ $$R_{NTC, -20^{\circ}C} = 78.4k\Omega, R_{NTC, 100^{\circ}C} = 0.98k\Omega$$ $$R_{SENSE, -20^{\circ}C} = 0.82 \text{m}\Omega$$ , $R_{SENSE, 100^{\circ}C} = 1.29 \text{m}\Omega$ $$\Rightarrow$$ R<sub>OC2</sub> = 4.7k $\Omega$ , R<sub>OC1b</sub> = 8.46k $\Omega$ #### **Over Voltage Protection (OVP)** The OVP circuit is triggered under two conditions: - } Condition 1: When V<sub>VSEN</sub> exceeds 1.52V. - $\,$ Condition 2 : When $V_{VSEN}$ exceeds $V_{DAC}$ by 300mV (typ.). If either condition is valid, the RT8152E/F latches the LGATE = 1 and UGATE = 0 as crowbar to the output voltage of VR. Turn on all LS\_FETs can lead to very large reverse inductor current and potentially result in negative output voltage of VR. To prevent the CPU from damaging by negative voltage. The RT8152E/F turns off all LS\_FETs when $V_{VSEN}$ falls below -100mV. #### **Under Voltage Protection (UVP)** If $V_{VSEN}$ is lower than $V_{DAC}$ by 400mV (typ.) a UVP fault will be tripped. Once UVP is tripped, both high side and low side MOSFET will be turned off, and the internal discharge resistor at VSEN pin will be enabled. UVP is a latched protection, it can only be reset by cycling VRON or VCC. #### **Negative Voltage Protection (NVP)** During the state that $V_{VSEN}$ is lower than -100 mV, the controller will force LGATE = 0 and UGATE = 0 for preventing negative voltage. Once $V_{VSEN}$ recovers to be higher than 0V, NVP will be suspended and LGATE = 1 will be enabled again. #### **Over Temperature Protection (OTP)** Over Temperature Protection prevents the VR from damaging. OTP is considered to be the final protection stage against overheating of the VR. The thermal throttling $\overline{\text{VRTT}}$ shall be set to be asserted prior to OTP to manage the VR power. When this measure was insufficient to keep the die temperature of the controller below the OTP threshold, OTP will be asserted and latches. The die temperature of the controller is monitored internally by a temperature sensor. As a result of OTP triggering, a soft shutdown will be launched and $V_{VSEN}$ will be monitored. When $V_{VSEN}$ is less than 200mV, the driver remains in high impedance state and the discharging resistor at VSEN pin will be enabled. A reset can be executed by cycling VCC or VRON. #### **Thermal Throttling Control** Intel IMVP-6.5 technology supports thermal throttling of the processor to prevent catastrophic thermal damage. The RT8152E/F includes a thermal monitoring circuit to detect an exceeded user defined temperature on a VR point. The thermal monitoring circuit senses the voltage change across NTC pin. Figure 12 shows the principle of setting the temperature threshold. Connect an external resistor divider between Vcc and GND. This divider uses a Negative Temperature Coefficient (NTC) thermistor and a resistor. The joint of the resistor divider is connected to the NTC pin in order to generate a voltage that is inversely proportional to temperature. The RT8152E/F pulls VRTT low if the voltage on the NTC pin is greater than $0.8\,x\,V_{CC}$ . The internal VRTT comparator has a hysteresis of 200mV (typ.) to prevent high frequency VRTT oscillation when the temperature is near the setting point. The minimum assertion/de-assertion time for VRTT toggling is 1.6ms (typ.). Figure 12. Thermal Throttling Setting Principle Users can use the same NTC thermistor for both thermal-throttling and current limit setting as shown in Figure 13. Just divide the $R_{\text{OC1b}}$ into $R_{\text{TTa}}$ and $R_{\text{TTb}}$ , and write the $V_{\text{NTC}}$ equation at thermal throttling temperature TT°C : $$R_{TTa} + R_{TTb} = R_{OC1b}$$ (24) $$\frac{R_{OC2} + R_{TTb}}{R_{OC2} + R_{OC1b} + R_{OC1a} //R_{NTC, TT}} \times V_{CC} = 0.8 \times V_{CC}$$ (25) Solving (27) and (28) for $R_{TTa}$ and $R_{TTh}$ as : $$R_{TTb} = 4 x (R_{OC1a} // R_{NTC, TT}) - R_{OC2}$$ (26) $$R_{TTa} = R_{OC1b} - R_{TTb} \tag{27}$$ Figure 13. Using Single NTC Thermistor for Thermal Throttling and Current Limit Setting #### **Current Monitor** Figure 14 shows the current monitor setting principle. Current monitor needs to meet IMVP6.5 specification, the RT8152E/F is based on the relation between $R_{DROOP}$ and load current to provide an easily setting and high accuracy current monitor indicator. The current monitor indication voltage $V_{\text{CM}}$ equation is shown as: $$V_{CM} = \frac{2 \times I_{LOAD} \times R_{DROOP} \times R_{CM}}{R_{CMSET}}$$ (28) Where $I_{LOAD}$ is the output load current, $R_{DROOP}$ is the load line setting of applications, $R_{CM}$ and $R_{CMSET}$ is the current monitor current setting resistor. To find R<sub>CM</sub> and R<sub>CMSET</sub> base on : $$\frac{R_{CM}}{R_{CMSET}} = \frac{V_{CM(MAX)}}{2 \times I_{(MAX)} \times R_{DROOP}}$$ (29) The $V_{CM(MAX)}$ must be kept equal to 1V, $I_{(MAX)}$ is needed to follow the setting current of the IMVP6.5 definition with various CPU. The $R_{DROOP}$ is the load line setting of applications. The $V_{CM(MAX)}$ is clamped not higher than 1.15V. There is a example for current monitor, the following design parameters are given: $$I_{(MAX)} = 30A$$ , $R_{DROOP} = 3m\Omega$ , $$V_{CM(MAX)} = 1V, R_{CMSET} = 10k\Omega$$ $$\Rightarrow$$ R<sub>CM</sub> = 55.6k $\Omega$ Figure 14. Current Monitor Setting Principle #### **Inductor Selection** The switching frequency and ripple current determine the inductor value as follows: $$L_{(MIN)} = \frac{V_{IN} - V_{OUT}}{I_{Ripple-MAX}} \times T_{ON}$$ (30) where T<sub>ON</sub> is the UGATE turn on period. Higher inductance yields in less ripple current and hence in higher efficiency. The flaw is the slower transient response of the power stage to load transients. This might increase the need for more output capacitors driving the cost up. Find a low loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The core must be large enough not to be saturated at the peak inductor current. #### **Output Capacitor Selection** Output capacitors are used to obtain high bandwidth for the output voltage beyond the bandwidth of the converter itself. Usually, the CPU manufacturer recommends a capacitor configuration. Two different kinds of output capacitors can be found including, bulk capacitors closely located to the inductors and ceramic output capacitors in close proximity to the load. Latter ones are for midfrequency decoupling with especially small ESR and ESL values while the bulk capacitors have to provide enough stored energy to overcome the low frequency bandwidth gap between the regulator and the CPU. #### **Thermal Considerations** For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ Where $T_{J(MAX)}$ is the maximum operation junction temperature, $T_A$ is the ambient temperature and the $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating conditions specification of RT8152E/F, The maximum junction temperature is 125°C. The junction to ambient thermal resistance $\theta_{JA}$ is layout dependent. For WQFN-32L 5x5 package, the thermal resistance $\theta_{JA}$ is 36°C/W on the standard JEDEC 51-7 four layers thermal test board. The maximum power dissipation at $T_A$ = 25°C can be calculated by following formula: $P_{D(MAX)} = (12^{\circ}C - 25^{\circ}C) / (36^{\circ}C/W) = 2.778W$ for WQFN-32L5x5 package The maximum power dissipation depends on operating ambient temperature for fixed $T_{J(MAX)}$ and thermal resistance $\theta_{JA}$ . For RT8152E/F package, the Figure 15 of derating curve allows the designer to see the effect of rising ambient temperature on the maximum power allowed. Figure 15. Derating Curve for RT8152E/F Package #### **Layout Considerations** Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. If possible, mount all of the power components on the top side of the board with their ground terminals flush against one another. Follow these guidelines for optimum PC board layout: - } Keep the high current paths short, especially at the ground terminals. - Keep the power traces and load connections short. This is essential for high efficiency. - The slew rate control capacitor should be connected from SOFT to RGND, and it should be placed physically close to IC. Connect slew rate control capacitor at SOFT pin to RGND. - When trade offs in trace lengths must be made, it preferable to allow the inductor charging path to be made longer than the discharging path. - Place the current sense component close to the controller. ISEN and ISEN\_N connections for current limit and voltage positioning must be made using Kelvin sense connections to guarantee the current sense accuracy. The PCB trace from the sense nodes should be parallel back to controller. - Route high speed switching nodes away from sensitive analog areas (SOFT, COMP, FB, VSEN, ISEN, ISEN\_N, CM, etc...) #### **Outline Dimension** **DETAIL A**Pin #1 ID and Tie Bar Mark Options Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | O. mala al | Dimensions | In Millimeters | Dimensions In Inches | | | |------------|------------|----------------|----------------------|-------|--| | Symbol | Min | Max | Min | Max | | | А | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | A3 | 0.175 | 0.250 | 0.007 | 0.010 | | | b | 0.180 | 0.300 | 0.007 | 0.012 | | | D | 4.950 | 5.050 | 0.195 | 0.199 | | | D2 | 3.400 | 3.750 | 0.134 | 0.148 | | | Е | 4.950 | 5.050 | 0.195 | 0.199 | | | E2 | 3.400 | 3.750 | 0.134 | 0.148 | | | е | 0.500 | | 0.020 | | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | W-Type 32L QFN 5x5 Package #### **Richtek Technology Corporation** Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 #### **Richtek Technology Corporation** Taipei Office (Marketing) 5F, No. 95, Minchiuan Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.