## **RT8237M** # **High Efficiency Single Synchronous Buck PWM Controller** # 1 General Description The RT8237M PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for stepping down high-voltage batteries to generate low voltage CPU core, I/O, and chipset RAM supplies in notebook computers. The constant on-time PWM control scheme handles wide input/output voltage ratios with ease and provides 100ns "instant-on" response to load transients while maintaining a relatively constant switching frequency. The RT8237M achieves high efficiency at a reduced cost by eliminating the current sense resistor found in traditional current mode PWMs. Its efficiency is further enhanced by the ability to drive very large synchronous rectifier MOSFETs and to enter diode emulation mode under light load conditions. The buck conversion allows this device to directly step down high-voltage batteries at the highest possible efficiency. The preset frequency selections simplify the design process for new designs. The RT8237M is intended for CPU cores, chipsets, DRAM, or other low voltage supplies down to 0.7V. The RT8237M is available in a WDFN-10L 3x3 package. The recommended ambient temperature range is from -40°C to 85°C and the junction temperature range is from -40°C to 125°C. #### 2 Features - Wide Input Voltage Range: 4.5V to 26V - Output Voltage Range: 0.7V to 3.3V - Built-In 0.5% 0.7V Reference Voltage - Quick Load-Step Response within 100ns - 4700ppm/°C Current Source for Current Limit RDS(ON) - Adjustable Current Limit with Low-Side MOSFET - Four Selectable Frequency Settings - Soft-Start Control - Drives Large Synchronous-Rectifier FETs - Integrated Boot Switch - . Built-In OVP, OCP, and UVP - Over-Temperature Protection - Power-Good Indicator ### 3 Applications - Notebook Computers - CPU Core Supply - Chipsets/RAM Power Supply Down to 0.7V - Generic DC-DC Power Regulators ## 4 Simplified Application Circuit Copyright © 2024 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. # 5 Ordering Information # **6 Marking Information** XX=: Product Code YMDAN: Date Code #### Note 1. - Marked with (1) indicated: Compatible with the current requirements of IPC/JEDEC J-STD-020. - Marked with (2) indicated: Richtek products are Richtek Green Policy compliant. ### **Table of Contents** | 1 | General Description1 | | 16.4 M | lode Selection (RF) Operation | 15 | |----|-------------------------------------|----|----------|------------------------------------|----| | 2 | Features 1 | | 16.5 D | iode-Emulation Mode | | | 3 | Applications1 | | (F | RRF connected to GND) | 15 | | 4 | Simplified Application Circuit1 | | 16.6 Fo | orced-CCM Mode (FCCM) | 15 | | 5 | Ordering Information2 | | 16.7 C | urrent Limit Setting (CS) | 16 | | 6 | Marking Information2 | | | IOSFET Gate Driver | | | 7 | Pin Configuration4 | | 16.9 P | ower Good Output (PGOOD) | 17 | | 8 | Functional Pin Description4 | | | utput Overvoltage | | | 9 | Functional Block Diagram5 | | Р | rotection (OVP) | 17 | | 10 | Absolute Maximum Ratings6 | | 16.11 O | utput Undervoltage | | | 11 | Recommended Operating Conditions 7 | | | rotection (UVP) | | | 12 | Electrical Characteristics7 | | 16.12 TI | hermal Shutdown (OTP) | 17 | | 13 | Typical Application Circuit9 | | 16.13 O | output Voltage Setting (FB) | 18 | | 14 | Typical Operating Characteristics10 | | 16.14 In | ductor Selection | 18 | | 15 | Operation 13 | | 16.15 In | put Capacitor Selection | 18 | | | 15.1 Power-On Reset, UVLO 13 | | 16.16 O | utput Capacitor Selection | 19 | | | 15.2 Soft-Start | | 16.17 M | IOSFET Selection | 19 | | | 15.3 Mode Selection 13 | | 16.18 TI | hermal Considerations | 19 | | | 15.4 Current Limit Setting | | 16.19 La | ayout Considerations | 20 | | | 15.5 Overvoltage Protection | 17 | Outline | Dimension | 21 | | | 15.6 Undervoltage Protection | 18 | | nt Information | | | 16 | Application Information14 | 19 | Packing | g Information | 23 | | | 16.1 On-Time Control (TON/MODE)14 | | | ape and Reel Data | | | | 16.2 Enable and Disable14 | | | ape and Reel Packing | | | | 16.3 POR, UVLO and Soft-Start | | 19.3 Pa | acking Material Anti-ESD Property. | 26 | # 7 Pin Configuration (TOP VIEW) WDFN-10L 3x3 # 8 Functional Pin Description | Pin No. | Pin Name | Pin Function | |---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PGOOD | Power-good indicator is an open-drain output. This pin is pulled low as UVP, OVP, OTP, when EN is low, or when the output voltage is not regulated (such as before soft-start). An external pull-up resistor to VCC or another external rail is required, and the recommended pull-up resistor is $100k\Omega$ . Do not pull the PGOOD voltage higher than 6V. | | 2 | CS | Current limit threshold setting input. Connect a setting resistor to GND and the current limit threshold is equal to 1/8 of the voltage at this pin. | | 3 | EN | Enable control input. Pulling this pin voltage higher than 1.8V will enable this PWM controller. Pulling this pin to GND will disable this PWM controller. Do not leave this pin floating and avoid driving this pin voltage higher than VCC at any time. | | 4 | FB | $V_{\text{OUT}}$ feedback voltage input. Connect FB to a resistor voltage divider from $V_{\text{OUT}}$ to GND to adjust the output from 0.7V to 3.3V | | 5 | RF | Switching frequency selection. Connect a resistor to select switching frequency, as shown in Electrical Characteristics. The switching frequency is detected and latched after startup. This pin also controls the diode emulation mode or forced CCM selection. Pull down to GND with a resistor for Diode Emulation Mode. Connect to PGOOD with a resistor for forced CCM after PGOOD becomes high. | | 6 | LGATE | Gate drive output for the low-side external MOSFET. | | 7 | VCC | Supply voltage input. This pin provides the power for the buck controller, the low side driver, and the bootstrap circuit for the high-side driver. Bypass to GND with a $1\mu F$ ceramic capacitor. | | 8 | PHASE | External inductor connection pin for the PWM converter. It behaves as the current sense comparator input for low-side MOSFET Rds(ON) sensing and as a reference voltage for on-time generation. | | 9 | UGATE | Gate drive output for the high-side external MOSFET. | | 10 | воот | Bootstrap supply for the high-side gate driver. Connect through a capacitor to the floating node (PHASE). | | 11<br>(Exposed Pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | ## 9 Functional Block Diagram ### 10 Absolute Maximum Ratings (Note 2) | • VCC, FB, PGOOD, EN, CS, RF to GND | -0.3V to 6V | |-------------------------------------------------------|----------------| | BOOT to GND | | | DC | -0.3V to 36V | | <100ns | -5V to 42V | | BOOT to PHASE | | | DC | -0.3V to 6V | | <100ns | -5V to 7.5V | | PHASE to GND | | | DC | -5V to 30V | | <100ns | -10V to 42V | | UGATE to GND | | | DC | -5V to 36V | | <100ns | -10V to 42V | | • UGATE to PHASE | -0.3V to 6V | | DC | -0.3V to 6V | | <100ns | -5V to 7.5V | | • LGATE to GND | -0.3V to 6V | | DC | -0.3V to 6V | | <100ns | -5V to 7.5V | | <ul> <li>Power Dissipation, PD @ TA = 25°C</li> </ul> | | | WDFN-10L 3x3 | · 1.82W | | Package Thermal Resistance (Note 3) | | | WDFN-10L 3x3, $\theta$ JA | · 55.02°C/W | | WDFN-10L 3x3, θJC | · 63.3°C/W | | Lead Temperature (Soldering, 10 sec.) | - 260°C | | • Junction Temperature | · 150°C | | Storage Temperature Range | -65°C to 150°C | | • ESD Susceptibility (Note 4) | | | HBM (Human Body Model) | · 2kV | | | | - **Note 2.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 3. $\theta_{JA}$ is measured under natural convection (still air) at $T_A$ = 25°C with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. $\theta_{JC}$ is measured at the bottom of the package. - Note 4. Devices are ESD sensitive. Handling precautions are recommended. RT8237M DS-00 ## 11 Recommended Operating Conditions ### (Note 5) | • | Supply Input Voltage | 4.5V to 26V | |---|----------------------------|----------------| | • | Control Voltage, VCC | 4.5V to 5.5V | | • | Ambient Temperature Range | -40°C to 85°C | | • | Junction Temperature Range | -40°C to 125°C | Note 5. The device is not guaranteed to function outside its operating conditions. ### 12 Electrical Characteristics (VCC = 5V, T<sub>A</sub> = 25°C, unless otherwise specified.) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------|----------|------------------------------------------------------------|--------|-------|--------|----------| | Input Power Supply | | | | | | | | VCC Quiescent Supply<br>Current | IQ | FB forced above the regulation point, V <sub>EN</sub> = 5V | | 0.5 | 1.25 | mA | | VCC Shutdown Current | ISHDN | VCC current, VEN = 0V | | | 1 | μА | | CS Shutdown Current | | CS pull to GND | | | 1 | μА | | ED Error Comporator | | DEM | 0.7005 | 0.704 | 0.7075 | | | FB Error Comparator<br>Threshold | VREF | DEM, $T_A = -40^{\circ}\text{C}$ to 85°C (Note 6) | 0.697 | 0.704 | 0.711 | <b>V</b> | | FB INPUT BIAS CURRENT | | V <sub>FB</sub> = 0.735V | -1 | 0.01 | 1 | μΑ | | Vout Voltage Range | | | 0.7 | | 3.3 | V | | | | $Rr = 470k\Omega$ (Note 7) | | 435 | | | | Switching Fraguency | form | $Rr = 200k\Omega$ (Note 7) | | 510 | | kHz | | Switching Frequency | fsw | $Rrf = 100k\Omega$ (Note 7) | | 570 | | KIIZ | | | | $Rr = 39k\Omega$ (Note 7) | | 645 | | | | Minimum Off-Time | toff_min | | 130 | 230 | 330 | ns | | Current Sensing | | | | | | | | CS Source Current | Ics | | 9 | 10 | 11 | μΑ | | CS Source Current TC | | | | 4700 | | ppm/°C | | Zero Crossing Threshold | | DEM | -10 | | 5 | mV | | | | GND – PHASE, Vcs = 2.4V | 280 | 300 | 320 | | | Current-Limit Threshold | VLIM | GND - PHASE, Vcs = 1.6V | 185 | 200 | 215 | mV | | | | GND – PHASE, V <sub>CS</sub> = 0.4V | 40 | 50 | 60 | | | | | PHASE – GND, Vcs = 2.4V | | 300 | | | | Negative Current-Limit Threshold | | PHASE – GND, Vcs = 1.6V | | 200 | | mV | | 11113011010 | | PHASE - GND, Vcs = 0.4V | | 50 | | | | Protection Function | | | | | | | | Output UV Threshold | | With respect to error comparator threshold | 65 | 70 | 75 | % | Copyright © 2024 Richtek Technology Corporation. All rights reserved. RT8237M\_DS-00 June 2024 | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------------------------|----------|-----------------------------------------------------------------------|-----|-----|-----|------|--| | OVP Threshold | | With respect to error comparator threshold | 115 | 120 | 125 | % | | | OV Fault Delay | | FB forced above OV threshold | | 5 | | μS | | | VCC Undervoltage Lockout<br>Threshold | UVLO | Falling edge,<br>hysteresis = 100mV, PWM<br>disabled below this level | 3.7 | 3.9 | 4.1 | V | | | Vout Soft-Start | | From EN = high to Vout = 95% | | 1.9 | | ms | | | UV Blank Time | | From EN signal going high | | 3.7 | | ms | | | Thermal Shutdown<br>Threshold | TsD | | | 150 | | °C | | | Driver On Resistance | | | | | | | | | UGATE Drive Source | RUGATEsr | BOOT – PHASE forced to 5V | | 1.8 | 3.6 | Ω | | | UGATE Drive Sink | RUGATEsk | BOOT – PHASE forced to 5V | | 1.2 | 2.4 | Ω | | | LGATE Drive Source | RLGATEsr | LGATE, High State | | 1.8 | 3.6 | Ω | | | LGATE Drive Sink | RLGATEsk | LGATE, Low State | | 0.8 | 1.6 | Ω | | | Dood Time | | LGATE Rising (VPHASE = 1.5V) | | 30 | | | | | Dead Time | | UGATE Rising 30 | | | | ns | | | Internal Boost Charging<br>Switch-On Resistance | | VCC to BOOT, 10mA | | | 80 | Ω | | | EN Threshold | | | | | | | | | EN Input Voltage Logic-<br>High | ViH | | 1.8 | | | V | | | EN Input Voltage Logic-<br>Low | VIL | | | | 0.5 | V | | | Mode Decision | | | | | | | | | VRF Threshold for DEM | | | | | 0.5 | V | | | V <sub>RF</sub> Threshold for FCCM | | | 1.8 | | | V | | | PGOOD | | | | | | | | | Trip Threshold (Falling,<br>Leaving PGOOD) | | Measured at FB, with respect to reference, Hysteresis = 3% | 87 | 90 | 93 | % | | | Trip Threshold (Rising,<br>Leaving PGOOD) | | Measured at FB, with respect to reference, Hysteresis = 3% | 115 | 120 | 125 | % | | | Fault Propagation Delay | | Falling Edge, FB forced below PGOOD trip threshold | | 2.5 | | μs | | | Output Low Voltage | | ISINK = 1mA | | | 0.4 | V | | | Leakage Current | | High State, forced to 5V | | | 1 | μΑ | | Note 6. Guaranteed by design. Not production tested. Note 7. Not production tested. Test condition is $V_{IN}$ = 8V, $V_{OUT}$ = 1.1V, $I_{OUT}$ = 10A using application circuit. ## 13 Typical Application Circuit Figure 1. For Vout = 0.8V Figure 2. For Vout = 1.35V Figure 3. For Vout = 3.3V ### 14 Typical Operating Characteristics RT8237M DS-00 Copyright © 2024 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. ### 15 Operation The RT8237M integrates a Constant-On-Time (COT) PWM controller that provides the PWM signal based on the comparison of the output ripple voltage with an internal reference voltage. The UGATE driver is turned on at the beginning of each cycle. After the internal one-shot timer expires, the UGATE driver will be turned off. The pulse width of this one-shot is determined by the converter's input voltage and the output voltage to keep the frequency fairly constant across the range of the input and output voltages. #### 15.1 Power-On Reset and UVLO The Power-On Reset (POR) occurs when VCC rises above approximately 4.1V (typical). At this threshold, the RT8237M resets the fault latch and prepares the PWM controller for operation. When the input voltage is below 3.7V(minimum), the Undervoltage Lockout (UVLO) circuitry inhibits switching by maintaining UGATE and LGATE low. #### 15.2 Soft-Start The output voltage will track the internal ramp voltage during the soft-start interval to prevent large inrush currents and output voltage overshoot when the converter is powering up. #### 15.3 Mode Selection The RT8237M supports mode selection through the RF by connecting a resistor from the RF pin to either GND or PGOOD. When the resistor is connected to GND, the controller operates in diode emulation mode. When the resistor is connected to PGOOD, the controller operates in CCM mode. #### 15.4 Current Limit Setting The RT8237M has a cycle-by-cycle current limit control. The current limit circuit employs a unique "valley" current sensing algorithm. If the magnitude of the sensing signal at PHASE exceeds the current-limit threshold, the PWM is not allowed to initiate a new cycle. #### 15.5 Overvoltage Protection The output voltage can be continuously monitored for overvoltage conditions. When the output voltage exceeds 20% of its set voltage threshold, the UGATE goes low and the LGATE is forced high. #### 15.6 Undervoltage Protection The output voltage can be continuously monitored for undervoltage conditions. When the output voltage is less than 70% of its set voltage, the undervoltage protection is triggered and then both UGATE and LGATE gate drivers are forced low. ### 16 Application Information #### (Note 9) The RT8237M PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for stepping down high-voltage batteries to generate low voltage supply required for CPU cores, I/O, and chipset RAM supplies in notebook computers. Richtek Mach Response<sup>TM</sup> technology is specifically designed for providing a 100ns "instant-on" response to load steps while maintaining a relatively constant operating frequency and inductor operating point over a wide range of input voltages. The topology solves the poor load transient response timing problems of fixed frequency current mode PWMs and avoids the problems caused by widely varying switching frequencies in conventional constant on-time and constant off-time PWM schemes. #### 16.1 On-Time Control (TON/MODE) The on-time one-shot comparator has two inputs. One input monitors the output voltage from the PHASE pin, while the other input samples the input voltage and converts it to a current. This input voltage proportional current is used to charge an internal on-time capacitor. The on-time is the time required for the voltage on this capacitor to charge from zero volts to VOUT, thereby making the on-time of the high-side switch directly proportional to output voltage and inversely proportional to input voltage. The on-time is calculated using the following equation: $t_{ON} = (V_{OUT}/V_{IN})/f_{SW}$ **Table 1. RF Connection and Switching Frequency** | $R_{RF}$ ( $k\Omega$ ) | Switching Frequency (kHz) | |------------------------|---------------------------| | 470kΩ | 435 | | 200kΩ | 510 | | 100kΩ | 570 | | 39kΩ | 645 | Note 8. For DEM, connect RRF to GND; for CCM, connect RRF to PGOOD. #### 16.2 Enable and Disable The EN pin allows for power sequencing between the controller bias voltage and another voltage rail. The RT8237M remains in shutdown if the EN pin is lower than 500mV. When the EN pin rises above the VEN trip point, the RT8237M will begin a new initialization and soft-start cycle. #### 16.3 POR, UVLO, and Soft-Start Power-On Reset (POR) occurs when VCC rises above approximately 4.1V. During this process, the RT8237M resets the fault latch and prepares the PWM for operation. When the input voltage is below 3.7V (minimum), the VCC Undervoltage Lockout (UVLO) circuitry inhibits switching by maintaining UGATE and LGATE low. A built-in soft-start is used to prevent the power supply input from surge currents after PWM is enabled. A ramping up current-limit threshold is implemented the Vout folded-back current during the soft-start duration. #### 16.4 Mode Selection (RF) Operation To select the operation mode, connect a resistor from the RF pin to either GND or PGOOD. When the resistor is connected to GND, the controller operates in diode emulation mode. When the resistor is connected to PGOOD, the controller operates in CCM mode. #### 16.5 Diode-Emulation Mode (RRF Connected to GND) In diode-emulation mode, the RT8237M automatically reduces the switching frequency at light load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly without increasing VouT ripple or load regulation. As the output current decreases from heavy load conditions, the inductor current is reduced and eventually reaches the point where its valley touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. To emulate the behavior of diodes, the low-side MOSFET allows only partial negative current to flow when the inductor freewheeling current reaches negative. As the load current is further decreased, it takes longer and longer to discharge the output capacitor to the level that requires the next "ON" cycle. The on-time is kept the same as in heavy load conditions. On the contrary, when the output current increases from light load to heavy load, the switching frequency increases to the preset value as the inductor current reaches the continuous condition. This is shown in Figure 4. The transition load point to the light load operation is calculated as follows: $$I_{LOAD} \approx \frac{\left(V_{IN} - V_{OUT}\right)}{2L} \times t_{ON}$$ where ton is the on-time. Figure 4. Boundary Condition of CCM/DCM The switching waveforms may appear noisy and asynchronous when light loading causes diode-emulation operation, but this is a normal operating condition that results in high light load efficiency. Trade-offs between DEM noise and light load efficiency are achieved by varying the inductor value. The disadvantages for using higher inductor values include a larger physical size and degraded load transient response (especially at low input voltage levels). ### 16.6 Forced-CCM Mode (FCCM) The low noise, forced-CCM mode disables the zero- crossing comparator, which controls the low-side switch ontime. This causes the low-side gate drive waveform to become the complement of the high-side gate drive waveform. This, in turn, causes the inductor current to reverse at light loads as the PWM loop works to maintain duty ratio of Vout/Vin. A fairly constant switching frequency is the benefit of the forced-CCM mode, but this comes with a cost. The no-load battery current can range from 10mA to 40mA, depending on the external MOSFETs. ed. RICHTEK is a registered trademark of Richtek Technology Corporation. #### **Current Limit Setting (CS)** 16.7 The RT8237M has a cycle-by-cycle current limit control. The current limit circuit employs a unique "valley" current sensing algorithm. If the magnitude of the current sense signal at PHASE is above the current-limit threshold, the PWM is prevented from initiating a new cycle (see Figure 5). To ensure both accuracy and cost-effectiveness, the RT8237M supports temperature-compensated MOSFET RDS(ON) sensing. The CS pin of RT8237M is the current limit threshold setting pin. The current limit threshold is equal to 1/8 of the voltage on this pin. To choose a current limit resistor, use the following equation: $$R_{OC\_SET} = \frac{V_{CS\_OC}}{I_{CS}} = \frac{\left(I_{LOAD\_OC} - \frac{I_{RIPPLE}}{2}\right) \times 8 \times R_{DS(ON)}}{I_{CS}}$$ The inductor current is monitored by the voltage between the GND and PHASE pins, so the PHASE pin should be connected to the Drain terminal of the low-side MOSFET. Ics has a temperature coefficient to compensate for the temperature dependency of the RDS(ON). GND is used as the positive current sensing node, so GND should be connected to the Source terminal of the low-side MOSFET. the comparison is performed during the OFF state, with VLIMIT (current-limit threshold) establishing the valley level of the inductor current. Thus, the load current at the overcurrent threshold, ILOAD\_OC, can be calculated as follows: $$I_{LOAD\_OC} = \frac{V_{CS\_OC}}{8 \times R_{DS(ON)}} + \frac{I_{RIPPLE}}{2} = \frac{V_{CS\_OC}}{8 \times R_{DS(ON)}} + \frac{1}{2 \times L \times f} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ In an overcurrent condition, the current supplied to the load exceeds the current to the output capacitor. Thus, the output voltage falls and eventually crosses the undervoltage protection threshold, inducing IC shutdown. Figure 5. "Valley" Current Limit When the device operates in the FCCM, the negative current limit protects the external component. The negative current limit detect threshold is set as the same value as positive current limit but negative polarity. The threshold still is the valley value of the inductor current. #### 16.8 **MOSFET Gate Driver** The high-side driver is designed to drive high current, low RDS(ON) N-MOSFET(s). When configured as a floating driver, a 5V bias voltage is delivered from the VCC supply. The average drive current is proportional to the gate charge at VGS = 5V times the switching frequency. The instantaneous drive current is supplied by the flying capacitor between the BOOT and PHASE pins. To prevent shoot through, a dead-time is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. The low-side driver is designed to drive high current, low RDS(ON) N-MOSFET(s). The internal pull-down transistor that RT8237M DS-00 drives LGATE low is robust, with a $0.5\Omega$ typical on-resistance. A 5V bias voltage is delivered from the VCC supply. The instantaneous drive current is supplied by the flying capacitor between VCC and GND. For high current applications, certain combinations of high and low-side MOSFETs may cause excessive gatedrain coupling, which can lead to efficiency-killing, EMI-producing shoot-through currents. This is often remedied by adding a resistor in series with BOOT, which increases the turn-on time of the high-side MOSFET without degrading the turn-off time (see Figure 6). Figure 6. Reducing the UGATE Rise Time #### 16.9 Power-Good Output (PGOOD) The power-good output is an open-drain output and requires a pull-up resistor. When the output voltage is 20% above or 10% below its set voltage, PGOOD will be pulled low. It is held low until the output voltage returns to within these tolerances once more. During soft-start, PGOOD is actively held low and transitions high only after soft- start is complete and the output reaches 90% of its set voltage. A $2.5\mu s$ delay is built into the PGOOD circuitry to prevent false transitions. ### 16.10 Output Overvoltage Protection (OVP) The output voltage is continuously monitored for overvoltage conditions. When the output voltage exceeds 20% of its set voltage threshold, overvoltage protection is triggered, and the low-side MOSFET is latched on. This activates the low-side MOSFET to discharge the output capacitor. The RT8237M is latched once OVP is triggered and can only be released by VCC or EN power-on reset. A $5\mu s$ delay is built into the overvoltage protection circuit to prevent false transitions. #### 16.11 Output Undervoltage Protection (UVP) The output voltage can be continuously monitored for undervoltage conditions. When the output voltage falls below 70% of its set voltage threshold, undervoltage protection is triggered, and then both UGATE and LGATE gate drivers are forced low. A $2.5\mu s$ delay built into the undervoltage protection circuit to prevent false transitions. During soft-start, the UVP blanking time is 3ms. #### 16.12 Thermal Shutdown (OTP) The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 150°C. When the junction temperature exceeds the thermal shutdown threshold, the OTP function is triggered, leading the RT8237M to shut down and enter Latch-Off Mode. In Latch-Off Mode, the RT8237M can be reset by EN or the power input VCC. RICHTEK is a registered trademark of Richtek Technology Corporation. #### 16.13 Output Voltage Setting (FB) The output voltage can be adjusted from 0.7V to 3.3V by setting the feedback resistors, R1 and R2 (see <u>Figure 7</u>). Choose R2 to be approximately $10k\Omega$ and solve for R1 using the following equation: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$ where VREF is 0.704V (typical). Figure 7. Setting VouT with a Resistive Voltage Divider #### 16.14 Inductor Selection The inductor plays an important role in step-down converters because it stores the energy from the input power rail and then releases the energy to the load. From the viewpoint of efficiency, the DC resistance (DCR) of the inductor should be as small as possible to minimize the conduction loss. In addition, because the inductor occupies a significant portion of the board space, its size is also important. Low-profile inductors can save board space, especially when there is a height limitation. However, low DCR and low-profile inductors are usually cost ineffective. Additionally, larger inductance results in lower ripple current, leading to lower power loss. The inductor current rising time increases with inductance value, resulting in slower transient response. Therefore, the inductor design involves a compromise between performance, size, and cost. In general, the inductance is designed such that the ripple current ranges between 20% to 40% of the full load current. The inductance can be calculated using the following equation: $$L_{MIN} = \frac{V_{IN} - V_{OUT}}{f_{SW} \times k \times I_{OUT\_rated}} \times \frac{V_{OUT}}{V_{IN}}$$ where k is the ratio between inductor ripple current and rated output current. #### 16.15 Input Capacitor Selection Voltage rating and current rating are the key parameters in selecting an input capacitor. For a conservatively safe design, an input capacitor should generally have a voltage rating 1.5 times greater than the maximum input voltage. The input capacitor is used to supply the input RMS current, which is approximately calculated using the following equation: $$I_{RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The next step is to select a proper capacitor for RMS current rating. Placing more than one capacitor with low Equivalent Series Resistance (ESR) in parallel to form a capacitor bank is a good design. Also, placing a ceramic capacitor close to the Drain of the high-side MOSFET is helpful in reducing the input voltage ripple at heavy load. #### 16.16 Output Capacitor Selection The output capacitor and the inductor form a low-pass filter in the buck topology. In steady-state condition, the ripple current that flows into or out of the capacitor results in ripple voltage. The output voltage ripples contain two components, $\Delta VOUT_ESR$ and $\Delta VOUT_C$ . $$\Delta V_{OUT\_ESR} = \Delta I_L \times ESR$$ $$\Delta V_{OUT\_C} = \Delta I_L \times \frac{1}{8 \times C_{OUT} \times f_{SW}}$$ When a load transient occurs, the output capacitor supplies the load current before the controller can respond. Therefore, the ESR will dominate the output voltage sag during a load transient. The output voltage sag can be calculated using the following equation. $$V_{OUT\_sag} = ESR \times \Delta I_{OUT}$$ For a given output voltage sag specification, the ESR value can be determined. Another parameter that has influence on the output voltage sag is the equivalent series inductance (ESL). A rapid change in load current results in di/dt during a transient. Therefore, ESL contributes to part of the voltage sag. Use a capacitor that has low ESL to obtain better transient performance. Generally, using several capacitors in parallel will have better transient performance than using a single capacitor for the same total ESR. Unlike the electrolytic capacitor, the ceramic capacitor has a relatively low ESR and can reduce the voltage deviation during a load transient. However, the ceramic capacitor can only provide a low capacitance value. Therefore, use a mixed combination of an electrolytic capacitor and a ceramic capacitor for better transient performance. #### 16.17 MOSFET Selection The majority of power loss in the step-down power conversion comes from the loss in the power MOSFETs. For low-voltage, high-current applications, the duty cycle of the high-side MOSFET is small. Therefore, the switching loss of the high-side MOSFET is a concern. Power MOSFETs with lower total gate charge are preferred in such applications. However, the small duty cycle means the low-side MOSFET is on for most of the switching cycle. Therefore, the conduction loss tends to dominate the total power loss of the converter. To improve the overall efficiency, MOSFETs with low RDS(ON) are preferred in circuit design. In some cases, more than one MOSFET is connected in parallel to further decrease the on-state resistance. However, this depends on the low-side MOSFET driver capability and the budget. #### 16.18 Thermal Considerations The junction temperature should never exceed the absolute maximum junction temperature T<sub>J(MAX)</sub>, listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula: $$PD(MAX) = (TJ(MAX) - TA) / \theta JA$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Copyright © 2024 Richtek Technology Corporation. All rights reserved. RT8237M DS-00 June 2024 Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta_{JA}$ , is highly package dependent. For a WDFN-10L 3x3 package, the thermal resistance, $\theta_{JA}$ , is 55.02°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at $T_A = 25$ °C can be calculated as follows: $PD(MAX) = (125^{\circ}C - 25^{\circ}C) / (55.02^{\circ}C/W) = 1.82W$ for a WDFN-10L 3x3 package. The maximum power dissipation depends on the operating ambient temperature for the fixed $T_{J(MAX)}$ and the thermal resistance, $\theta_{JA}$ . The derating curve in <u>Figure 8</u> allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 8. Derating Curve of Maximum Power Dissipation #### 16.19 Layout Considerations Layout is very important in high-frequency switching converter design. If designed improperly, the PCB may radiate excessive noise and contribute to converter instability. The following factors must be considered before starting a layout for the RT8237M. - Connect an RC low-pass filter for VCC; $1\mu F$ and $10\Omega$ are recommended. Place the filter capacitor close to the IC. - Keep current limit setting network as close to the IC as possible. Routing of the network should avoid coupling to the high-voltage switching node. - Connections from the drivers to the respective gate of the high-side or low-side MOSFET should be as short as possible to reduce stray inductance. - All sensitive analog traces and components such as FB, GND, EN, CS, PGOOD, VCC, and RF should be placed away from high-voltage switching nodes such as PHASE, LGATE, UGATE, or BOOT nodes to avoid coupling. Use internal layer(s) as ground plane(s) and shield the feedback trace from power traces and components. - Current sense connections must always be made using Kelvin connections to ensure an accurate signal, with the current limit resistor located at the device. - Power sections should directly connect to ground plane(s) using multiple vias as required for current handling (including the IC power ground connections). Power components should be placed close to the IC to minimize loops and reduce losses. **Note 9.** The information provided in this section is for reference only. The customer is solely responsible for the designing, validating, and testing your product incorporating Richtek's product and ensure such product meets applicable standards and any safety, security, or other requirements. RT8237M DS-00 ### 17 Outline Dimension **DETAILA**Pin #1 ID and Tie Bar Mark Options Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | n Millimeters | Dimension | s In Inches | | |--------|---------------|---------------|-----------|-------------|--| | Symbol | Min | Max | Min | Max | | | Α | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | A3 | 0.175 | 0.250 | 0.007 | 0.010 | | | b | b 0.180 0.300 | | 0.007 | 0.012 | | | D | 2.950 | 3.050 | 0.116 | 0.120 | | | D2 | 2.300 | 2.650 | 0.091 | 0.104 | | | Е | 2.950 | 2.950 3.050 | | 0.120 | | | E2 | 1.500 | 1.750 | 0.059 | 0.069 | | | е | 0.500 | | 0.0 | )20 | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | W-Type 10L QFN 3x3 Package Copyright © 2024 Richtek Technology Corporation. All rights reserved. # **18 Footprint Information** | | Number of | | | Foot | print Dim | nension ( | (mm) | | | Toloropoo | |-------------------------------|-----------|------|------|------|-----------|-----------|------|------|------|-----------| | Package Pin P A B C D Sx Sy M | | | | | | Tolerance | | | | | | V/W/U/X/ZDFN3*3-10 | 10 | 0.50 | 3.80 | 2.10 | 0.85 | 0.30 | 2.55 | 1.70 | 2.30 | ±0.05 | RT8237M\_DS-00 ## 19 Packing Information #### 19.1 RT8237MGQW(2) Tape and Reel Data | Package Type | Tape Size<br>(W1) (mm) | Pocket Pitch<br>(P) (mm) | Reel Siz | Reel Size (A) (mm) (in) | | Trailer<br>(mm) | Leader<br>(mm) | Reel Width (W2)<br>Min./Max. (mm) | |----------------|------------------------|--------------------------|----------|-------------------------|-------|-----------------|----------------|-----------------------------------| | QFN/DFN<br>3x3 | 12 | 8 | 180 | 7 | 1,500 | 160 | 600 | 12.4/14.4 | C, D, and K are determined by component size. The clearance between the components and the cavity is as follows: - For 12mm carrier tape: 0.5mm max. | Tape Size | W1 | F | ) | E | 3 | F | = | Q | IJ | Н | |-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------| | Tape Size | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Max. | | 12mm | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm | Copyright © 2024 Richtek Technology Corporation. All rights reserved. #### 19.2 RT8237MGQW Tape and Reel Data | Package Type | Tape Size<br>(W1) (mm) | Pocket Pitch<br>(P) (mm) | Reel Size (A) (mm) (in) | | Units per<br>Reel | Trailer<br>(mm) | Leader<br>(mm) | Reel Width (W2)<br>Min./Max. (mm) | |----------------|------------------------|--------------------------|-------------------------|---|-------------------|-----------------|----------------|-----------------------------------| | QFN/DFN<br>3x3 | 12 | 8 | 180 | 7 | 1,500 | 160 | 600 | 12.4/14.4 | C, D, and K are determined by component size. The clearance between the components and the cavity is as follows: - For 12mm carrier tape: 0.5mm max. | Tape Size | W1 | Р | | В | | F | | Ø٦ | | Н | |-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------| | | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Max. | | 12mm | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm | ### 19.3 Tape and Reel Packing | Step | Photo/Description | Step | Photo/Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Reel 7" | 4 | RICHTER MARKET M | | 2 | Management of the state | 5 | | | 3 | HIC & Desiccant (1 Unit) inside Caution label is on backside of Al bag | 6 | Outer box Carton A | | Container | Reel | | | Box | | Carton | | | |-------------|------|----------|-------|-------|-------|-------------------------------|-------|----------| | Package | Size | Units | Item | Reels | Units | Item | Boxes | Unit | | QFN/DFN 3x3 | 7" | 7" 1,500 | Box A | 3 | 4,500 | Carton A | 12 | 54,000 | | | | | Box E | 1 | 1,500 | For Combined or Partial Reel. | | al Reel. | Copyright © 2024 Richtek Technology Corporation. All rights reserved. RT8237M\_DS-00 June 2024 #### **Packing Material Anti-ESD Property** 19.4 | Surface<br>Resistance | Aluminum Bag | Reel | Cover tape | Carrier tape | Tube | Protection Band | |---------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | $\Omega$ /cm <sup>2</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | 10 <sup>4</sup> to 10 <sup>11</sup> | ### **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1st Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries. Copyright © 2024 Richtek Technology Corporation. All rights reserved. 20 Datasheet Revision History | Version | Date | Description | Item | |---------|-----------|-------------|------| | 00 | 2024/6/19 | Final | |