

# 300mA, Low Dropout, Low Noise Ultra-Fast Without Bypass Capacitor CMOS LDO Regulator

# **General Description**

The RT9038 is a high-performance, 300mA LDO regulator, offering extremely high PSRR and ultra-low dropout. The RT9038 is Ideal for portable RF and wireless applications with demanding performance and space requirements.

The RT9038 provides quiescent current as low to as  $25\mu A$ , further prolonging the battery life. The RT9038 also works with low-ESR ceramic capacitors, reducing the amount of board space necessary for power applications, which is critical in hand-held wireless devices.

The RT9038 consumes typical  $0.7\mu A$  in shutdown mode and has fast turn-on time to be less than  $40\mu s$ . The other features include ultra-low dropout voltage, high output accuracy, current limiting protection, and high ripple rejection ratio. The RT9038 is available in the WDFN-8L 2x2 package.

### **Ordering Information**



#### Note:

Richtek products are:

▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

1H: 1.85V 2H: 2.85V

▶ Suitable for use in SnPb or Pb-free soldering processes.

#### **Features**

- Wide Operating Voltage Range: 2.2V to 5.5V
- Low Dropout: 125mV at 300mA
- Ultra-Low-Noise for RF Application
- Ultra-Fast in Line/Load Transient Response
- Current Limiting Protection
- Thermal Shutdown Protection
- High Power Supply Rejection Ratio
- Only 1µF Output Capacitor Required for Stability
- TTL-Logic-Controlled Shutdown Input
- RoHS Compliant and Halogen Free

### **Applications**

- CDMA/GSM Cellular Handsets
- Portable Information Appliances
- Laptop, Palmtops, Notebook Computers
- Hand-Held Instruments
- Mini PCI & PCI-Express Cards
- PCMCIA & New Cards

## **Pin Configurations**



# **Marking Information**

For marking information, contact our sales representative directly or through a Richtek distributor located in your area.

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Typical Application Circuit**



# **Functional Pin Description**

| Pin No.               | Pin Name | Pin Function                                                                                                       |  |
|-----------------------|----------|--------------------------------------------------------------------------------------------------------------------|--|
| 1                     | NC       | No Internal Connection.                                                                                            |  |
| 2, 3, 4               | VOUT     | Regulator Output.                                                                                                  |  |
| 5, 6                  | VIN      | Supply Input.                                                                                                      |  |
| 7                     | EN       | Chip Enable (Active High). It is recommended to add a $100k\Omega$ resistor between the EN and GND.                |  |
| 8,<br>9 (Exposed Pad) | GND      | Common Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |  |

# **Function Block Diagram**





# Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                        | 6V                                             |
|-------------------------------------------------------------|------------------------------------------------|
| • EN Input Voltage                                          | 6V                                             |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |                                                |
| WDFN-8L 2x2                                                 | 0.606W                                         |
| Package Thermal Resistance (Note 2)                         |                                                |
| WDFN-8L 2x2                                                 | 165°C/W                                        |
| • Lead Temperature (Soldering, 10 sec.)                     | 260°C                                          |
| • Junction Temperature                                      | 150°C                                          |
| Storage Temperature Range                                   | $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |
| ESD Susceptibility (Note 3)                                 |                                                |
| HBM                                                         | 2kV                                            |
| MM                                                          | 200V                                           |

# Recommended Operating Conditions (Note 4)

| • | Supply Input Voltage       | 2.2V to 5.5V                                   |
|---|----------------------------|------------------------------------------------|
| • | Junction Temperature Range | $-40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ |
| • | Ambient Temperature Range  | –40°C to 85°C                                  |

### **Electrical Characteristics**

 $(V_{IN}$  =  $V_{OUT}$  + 0.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 1uF (Ceramic),  $T_A$  = 25°C, unless otherwise specified)

| Par                            | rameter                                                                | Symbol            | Test Conditions                                                               | Min | Тур  | Max | Unit  |
|--------------------------------|------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------|-----|------|-----|-------|
| Input Voltage F                | Range                                                                  | VIN               |                                                                               | 2.2 |      | 5.5 | V     |
| Output Noise V                 | oltage                                                                 | Von               | $V_{OUT}$ = 1.5 $V$ , $C_{OUT}$ = 1 $\mu$ F, $I_{OUT}$ = 0mA                  |     | 30   |     | μVRMS |
| Output Voltage (Fixed Output \ |                                                                        | ΔV <sub>OUT</sub> | I <sub>OUT</sub> = 10mA                                                       | -2  | 0    | +2  | %     |
| Quiescent Curr                 | rent (Note 5)                                                          | IQ                | V <sub>EN</sub> = 5V, I <sub>OUT</sub> = 0mA                                  | -   | 25   | 50  | μΑ    |
| Standby Currer                 | nt                                                                     | I <sub>STBY</sub> | V <sub>EN</sub> = 0V                                                          |     | 0.7  | 1.5 | μΑ    |
| Current Limit                  |                                                                        | ILIM              | $R_{LOAD} = 0\Omega$ , $2.2V \le V_{IN} < 5.5V$                               | 300 | 400  | 600 | mA    |
| Dropout Voltag                 | e (Note 6)                                                             | VDROP             | I <sub>OUT</sub> = 300mA                                                      | I   | 125  | 240 | mV    |
| Load Regulatio (Fixed Output \ |                                                                        | $\Delta V_{LOAD}$ | 1mA < I <sub>OUT</sub> < 300mA<br>2.2V ≤ V <sub>IN</sub> ≤ 5.5V               |     |      | 1   | %     |
| EN Threshold                   | Logic-Low Voltage                                                      | VIL               |                                                                               | 0   |      | 0.6 | V     |
| EN THESHOLD                    | Logic-High Voltage                                                     | V <sub>IH</sub>   |                                                                               | 1.6 |      | 5.5 | V     |
| Enable Pin Cur                 | rent                                                                   | I <sub>EN</sub>   |                                                                               | -   | 0.1  | 1   | μΑ    |
| Power Supply I                 | wer Supply Rejection Rate PSRR I <sub>OUT</sub> = 100mA, f = 100kHz 40 |                   | 40                                                                            |     | dB   |     |       |
| Line Regulation                |                                                                        | $\Delta V_{LINE}$ | V <sub>IN</sub> = (V <sub>OUT</sub> + 0.5) to 5.5V,<br>I <sub>OUT</sub> = 1mA |     | 0.01 | 0.2 | %/V   |
| Thermal Shutdown Temperature   |                                                                        | T <sub>SD</sub>   |                                                                               | 1   | 170  |     | °C    |
| Thermal Shutdown Hysteresis    |                                                                        | $\Delta T_{SD}$   |                                                                               |     | 30   |     | C     |

Copyright ©2015 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



- Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}$ C on a low effective thermal conductivity single-layer test board per JEDEC 51-3.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5. Quiescent, or ground current, is the difference between input and output currents. It is defined by IQ = I<sub>IN</sub> I<sub>OUT</sub> under no load condition (I<sub>OUT</sub> = 0mA). The total current drawn from the supply is the sum of the load current plus the ground pin current.
- Note 6. The dropout voltage is defined as V<sub>IN</sub> -V<sub>OUT</sub>, which is measured when V<sub>OUT</sub> is V<sub>OUT(NORMAL)</sub> 100mV.
- Note 7. Regulation is measured at constant junction temperature by using a 2ms current pulse. Devices are tested for load regulation in the load range from 10mA to 300mA.



### **Typical Operating Characteristics**

 $(C_{IN} = C_{OUT} = 1\mu/X7R$ , unless otherwise specified)













Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.













### **Applications Information**

Like any low-dropout regulator, the external capacitors used with the RT9038 must be carefully selected for regulator stability and performance. Using a capacitor whose value is >  $1\mu F$  on the RT9038 input and the amount of capacitance can be increased without limit. The input capacitor must be located at a distance of not more than 0.5 inch from the input pin of the IC and returned to a clean analog ground. Any good quality ceramic can be used for this capacitor. The capacitor with larger value and lower ESR (equivalent series resistance) provides better PSRR and line-transient response.

The output capacitor must meet both requirements for minimum amount of capacitance and ESR in all LDOs application. The RT9038 is designed specifically to work with low ESR ceramic output capacitor in space-saving and performance consideration. Using a ceramic capacitor whose value is at least  $1\mu F$  with ESR is >  $20m\Omega$  on the RT9038 output ensures stability. The RT9038 still works well with output capacitor of other types due to the wide stable ESR range. Figure 1. shows the curves of allowable ESR range as a function of load current for various output capacitor values. Output capacitor of larger capacitance can reduce noise and improve load transient response, stability, and PSRR. The output capacitor should be located not more than 0.5 inch from the VOUT pin of the RT9038 and returned to a clean analog ground.



#### **Enable**

The RT9038 goes into sleep mode when the EN pin is in a logic low condition. During this condition, the RT9038 has an EN pin to turn on or turn off the regulator, When the EN pin is logic hight the regulator will be turned on. The supply current to  $0.7\mu A$  typical. The EN pin may be directly tied to  $V_{IN}$  to keep the part on. The Enable input is CMOS logic and cannot be left floating.

#### **PSRR**

The power supply rejection ratio (PSRR) is defined as the gain from the input to output divided by the gain from the supply to the output. The PSRR is found to be

$$PSRR = 20 \times log \left( \frac{\Delta Gain Error}{\Delta Supply} \right)$$

Note that in heavy load measuring,  $\Delta$ supply will cause  $\Delta$ temperature. And  $\Delta$ temperature will cause  $\Delta$ output voltage. So the temperature effect is include in heavy load PSRR measuring.

#### **Current limit**

The RT9038 contains an independent current limiter, which monitors and controls the pass transistor's gate voltage, limiting the output current to 0.4A (typ.). The output can be shorted to ground indefinitely without damaging the part.

#### **Thermal Considerations**

Thermal protection limits power dissipation in the RT9038. When the operation junction temperature exceeds 170°C, the OTP circuit starts the thermal shutdown function and turns the pass element off. The pass element will be turned on again after the junction temperature cools by 30°C.

For continuous operation, do not exceed absolute maximum operation junction temperature 125°C. The power dissipation definition in the device is calculated as follows:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{Q}$$

The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A)/\theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification, where T<sub>J(MAX)</sub> is the maximum junction temperature of the die (125°C) and T<sub>A</sub> is the operated ambient temperature. The junction to ambient thermal resistance for WDFN-8L 2x2 package is 165°C/W on the standard JEDEC 51-3 single-layer thermal test board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated by following formula:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (165^{\circ}C/W) = 0.606W$  for WDFN-8L 2x2 packages

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . The Figure 2 of derating curve allow the designer to see the effect of rising ambient temperature on the maximum power allowed.



Figure 2. Derating Curve of Maximum Power Dissipation



### **Outline Dimension**



Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| O. mark all | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|-------------|------------|----------------|----------------------|-------|--|
| Symbol      | Min        | Max            | Min                  | Max   |  |
| А           | 0.700      | 0.800          | 0.028                | 0.031 |  |
| A1          | 0.000      | 0.050          | 0.000                | 0.002 |  |
| A3          | 0.175      | 0.250          | 0.007                | 0.010 |  |
| b           | 0.200      | 0.300          | 0.008                | 0.012 |  |
| D           | 1.950      | 2.050          | 0.077                | 0.081 |  |
| D2          | 1.000      | 1.250          | 0.039                | 0.049 |  |
| Е           | 1.950      | 2.050          | 0.077                | 0.081 |  |
| E2          | 0.400      | 0.650          | 0.016                | 0.026 |  |
| е           | 0.5        | 500            | 0.020                |       |  |
| L           | 0.300      | 0.400          | 0.012                | 0.016 |  |

W-Type 8L DFN 2x2 Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.