







## RT9094A

# 2A ultra-Low Dropout Voltage LDO Regulators with Soft-Start

## 1 General Description

The RT9094A is a very low dropout linear regulator which operates from input voltage as low as 0.8V. The device is capable of supplying 2A of output current with a typical dropout voltage of only 100mV. A VBIAS supply is required to run the internal reference and LDO circuitry while output current comes directly from the VIN supply for high efficiency regulation. Userprogrammable soft-start limits the input inrush current and minimizes stress on the input power. The enable input and power good output allow easy sequencing with external regulators. This complete flexibility provides an easy-to-use robust power management solution for a wide variety of applications.

The RT9094A is stable with output capacitor greater than or equal to 2.2µF. A precise reference and error amplifier deliver 1% accuracy over load, line and temperature. Overcurrent limit and over-temperature protection are also included. The RT9094A is available in the WDFN-10L 3x3 package. The recommended ambient temperature range is -40°C to 85°C.

### 2 Features

 Ultra low V<sub>IN</sub> Range: 0.8V to 5.5V VBIAS Voltage Range: 2.7V to 5.5V VOUT Voltage Range: 0.8V to 3.6V

Low Dropout: 100mV Typical. at 2A, VBIAS = 5V

1% Accuracy Over Line/Load/Temperature

PGOOD Indicator for Easy Sequence Control

Programmable Soft-Start Provides Linear Voltage

Stable with Any Output Capacitor ≥ 2.2μF

Overcurrent and Over-Temperature Protection

## 3 Applications

- PCs, Servers, Modems, and Set-Top-Boxes
- FPGA Applications
- DSP Core and I/O Voltages
- Instrumentation
- Post-Regulation Applications
- Applications With Sequencing Requirements

# 4 Simplified Application Circuit



Copyright © 2024 Richtek Technology Corporation. All rights reserved. RT9094A-01 March 2024 www.richtek.com



# **5 Ordering Information**



#### Note:

Richtek products are Richtek Green Policy compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

## **6 Marking Information**



TF=: Product Code YMDNN: Date Code

March 2024



## **Table of Contents**

| 1  | General Description1                 |    | 17.4 Power GOOD                        | 12 |
|----|--------------------------------------|----|----------------------------------------|----|
| 2  | Features1                            |    | 17.5 Overcurrent Protection            | 12 |
| 3  | Applications1                        |    | 17.6 Thermal Shutdown and              |    |
| 4  | Simplified Application Circuit1      |    | Over-temperature Protection            | 12 |
| 5  | Ordering Information2                | 18 | Application Information                | 14 |
| 6  | Marking Information2                 |    | 18.1 Dropout Voltage                   | 14 |
| 7  | Pin Configuration4                   |    | 18.2 Input, Output, and Bias Capacitor |    |
| 8  | Functional Pin Description4          |    | Selection                              | 14 |
| 9  | Functional Block Diagram5            |    | 18.3 Adjusting the Output Voltage      | 14 |
| 10 | Absolute Maximum Ratings6            |    | 18.4 Power Up Sequence Requirement     | 14 |
| 11 | ESD Ratings6                         |    | 18.5 Thermal Considerations            | 14 |
| 12 | Recommended Operating Conditions6    |    | 18.6 Layout Considerations             | 15 |
| 13 | Thermal Information6                 | 19 | Outline Dimension                      | 17 |
| 14 | Electrical Characteristics7          | 20 | Footprint Information                  | 18 |
| 15 | Typical Application Circuit9         | 21 | Packing Information                    | 19 |
| 16 | Typical Operating Characteristics 10 |    | 21.1 Tape and Reel Packing             | 20 |
| 17 | Operation 12                         |    | 21.2 Packing Material                  |    |
|    | 17.1 VIN and VBIAS Supply12          |    | Anti-ESD Property                      | 21 |
|    | 17.2 Enable and Shutdown 12          | 22 | Datasheet Revision History             | 22 |
|    | 17.3 Soft Start 12                   |    |                                        |    |



# 7 Pin Configuration



# 8 Functional Pin Description

| Pin No.               | Pin Name | Pin Function                                                                                                                                                                                              |
|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                  | VIN      | Power input of the device.                                                                                                                                                                                |
| 3                     | PGOOD    | Power good indicator. An open-drain, active-high output that indicates the status of VOUT. A pull-up resistor from $10k\Omega$ to $1M\Omega$ should be connected from this pin to a supply of up to 5.5V. |
| 4                     | VBIAS    | Bias input pin. Providing input voltage for internal control circuitry.                                                                                                                                   |
| 5                     | EN       | Chip enable (Active-High). Pulling this pin below 0.4V turns the regulator off, reducing the quiescent current to a fraction of its operating value. Connect to VIN if not being used.                    |
| 6<br>11 (Exposed Pad) | GND      | Ground. The Exposed Pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                               |
| 7                     | SS       | Connect a capacitor between this pin and the ground to set the soft-start ramp time of the output voltage.                                                                                                |
| 8                     | FB       | Feedback pin. Connect this pin to an external voltage divider to set the output voltage.                                                                                                                  |
| 9, 10                 | VOUT     | Regulated output voltage. A minimum of $2.2\mu\text{F}$ capacitor should be placed directly at this pin.                                                                                                  |



# 9 Functional Block Diagram





## 10 Absolute Maximum Ratings

#### (Note 1)

- Junction Temperature -------150°C
- Lead Temperature (Soldering, 10 sec.) ------260°C

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

## 11 ESD Ratings

#### (Note 2)

- ESD Susceptibility
- HBM (Human Body Model) -----2kV

Note 2. Devices are ESD sensitive. Handling precautions are recommended.

## 12 Recommended Operating Conditions

#### (Note 3)

- Supply Input Voltage ------0.8V to 5.5V

**Note 3.** The device is not guaranteed to function outside its operating conditions.

### 13 Thermal Information

### (Note 4 and Note 5)

|                     | Thermal Parameter                                       | WDFN-10L 3x3 | Unit |
|---------------------|---------------------------------------------------------|--------------|------|
| θJA                 | Junction-to-ambient thermal resistance (JEDEC standard) | 40.4         | °C/W |
| θJC(Top)            | Junction-to-case (top) thermal resistance               | 70.4         | °C/W |
| $\theta$ JC(Bottom) | Junction-to-case (bottom) thermal resistance            | 13.6         | °C/W |
| $\theta$ JA(EVB)    | Junction-to-ambient thermal resistance (specific EVB)   | 41.5         | °C/W |
| ΨJC(Top)            | Junction-to-top characterization parameter              | 1.5          | °C/W |
| ΨЈВ                 | Junction-to-board characterization parameter            | 25.2         | °C/W |

- Note 4. For more information about thermal parameter, see the Application and Definition of Thermal Resistances report, AN061.
- Note 5. θJA(EVB), ΨJC(TOP) and ΨJB are measured on a high effective-thermal-conductivity four-layer test board which is in size of 70mm x 50mm; furthermore, all layers with 1 oz. Cu. Thermal resistance/parameter values may vary depending on the PCB material, layout, and test environmental conditions.



## 14 Electrical Characteristics

 $(V_{EN} = 1.1V, V_{IN} = V_{OUT} + 0.3V, V_{BIAS} = 5V, C_{BIAS} = 0.1 \mu F, C_{IN} = C_{OUT} = 10 \mu F, C_{SS} = 1 n F, I_{OUT} = 50 m A, T_A = 25 ^{\circ} C$ , unless otherwise specified.)

| Parameter                      | Symbol            | Test Conditions                                                                     | Min             | Тур          | Max   | Unit  |  |
|--------------------------------|-------------------|-------------------------------------------------------------------------------------|-----------------|--------------|-------|-------|--|
| Input Voltage                  | VIN               |                                                                                     | Vout +<br>Vdrop |              | 5.5   | V     |  |
| VBIAS Pin Voltage              | VBIAS             |                                                                                     | 2.7             |              | 5.5   | V     |  |
| Internal Reference             | VREF              | T <sub>A</sub> = 25°C                                                               | 0.796           | 0.8          | 0.804 | V     |  |
| Output Voltage Range           | Vout              | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 2A                                         | VREF            |              | 3.6   | V     |  |
| Accuracy                       |                   | $2.97V \le V_{BIAS} \le 5.5V$ , $50mA \le I_{OUT} \le 2A$                           | -1              | ±0.5         | 1     | %     |  |
| Line Regulation                | $\Delta V$ LINE   | VOUT (Normal) + $0.3 \le VIN \le 5.5V$                                              |                 | 0.03         |       | %/V   |  |
| Load Regulation                | $\Delta V$ LOAD   | 50mA ≤ I <sub>OUT</sub> = 2A                                                        |                 | 0.09         |       | %/A   |  |
| VIN Dropout Voltage            | VDROP_VIN         | IOUT = 2A,<br>VBIAS - VOUT (Normal) ≥ 3.25V                                         |                 | 100          | 150   | mV    |  |
|                                |                   | IOUT = 2.0A, VIN = VBIAS                                                            |                 |              | 1.3   |       |  |
| VBIAS Dropout Voltage          | VDROP_VBIAS       | IOUT = 1.0A, VIN = VBIAS                                                            |                 |              | 1.2   | V     |  |
|                                |                   | IOUT = 0.5A, VIN = VBIAS                                                            |                 |              | 1.1   |       |  |
| Current Limit                  | ILIM              | Vout = 80% × Vout (Normal)                                                          | 2.5             |              | 5.5   | Α     |  |
| Bias Pin Current               | IBIAS             |                                                                                     |                 | 1            | 2     | mA    |  |
| Shutdown Supply Current (IGND) | ISHDN             | V <sub>EN</sub> = 0.4V                                                              |                 | 1            | 50    | μА    |  |
| Feedback Pin Current           | IFB               |                                                                                     | -1              | 0.15         | 1     | μΑ    |  |
| Power-Supply Rejection         |                   | 1kHz, Iout = 1.5A, VIN = 1.8V,<br>Vout = 1.5V                                       |                 | 60           | ı     | -ID   |  |
| (VIN to VOUT)                  | PSRR              | 300kHz, I <sub>OUT</sub> = 1.5A,<br>V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V |                 | 30           |       | dB    |  |
| Power-Supply Rejection         | ( <u>Note 6</u> ) | 1kHz, Iout = 1.5A, VIN = 1.8V,<br>Vout = 1.5V                                       |                 | 50           |       | - dB  |  |
| (VBIAS to VOUT)                |                   | 300kHz, I <sub>OUT</sub> = 1.5A,<br>V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V |                 | 30           |       |       |  |
| Output Noise Voltage           | Noise<br>(Note 6) | 100Hz to 100kHz, louT = 1.5A, Css = $0.001\mu F$                                    |                 | 25 x<br>Vout |       | μVRMS |  |
| Minimum Startup Time           | tSTR<br>(Note 6)  | RLOAD for IOUT = 1A,<br>Css = open                                                  |                 | 200          | 1     | μS    |  |
| Soft-Start Charging<br>Current | Iss               | Vss = 0.4V                                                                          |                 | 440          | -     | nA    |  |
| Enable Input Logic_High        | ViH               |                                                                                     | 1.1             |              | 5.5   |       |  |
| Voltage Logic_Low              | VIL               |                                                                                     | 0               |              | 0.4   | V     |  |
| Enable Pin Hysteresis          | VEN_HYS           |                                                                                     |                 | 50           |       | mV    |  |
| Enable Pin Deglitch Time       | VEN_DG            |                                                                                     |                 | 20           | -     | μS    |  |
| Enable Pin Current             | IEN               | V <sub>EN</sub> = 5V                                                                |                 | 0.1          | 1     | μА    |  |
| PGOOD Trip Threshold           | VIT               | Vour decreasing                                                                     | 85              | 90           | 94    | %Vout |  |
| PGOOD Trip Hysteresis          | VHYS              |                                                                                     |                 | 3            | 1     | %Vout |  |

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

RT9094A-01 March 2024 www.richtek.com

# **RT9094A**



| Parameter                   | Symbol Test Conditions |                                       | Min | Тур | Max | Unit |
|-----------------------------|------------------------|---------------------------------------|-----|-----|-----|------|
| PGOOD Output Low<br>Voltage | VPGOOD_L               | IPGOOD = 1mA (sinking),<br>VOUT < VIT |     |     | 0.3 | V    |
| PGOOD Leakage Current       | IPGOOD_LK              | PGOOD_LK VPGOOD = 5.25 V, VOUT > VIT  |     | 0.1 | 1   | μΑ   |
| Thermal Shutdown            | T <sub>SD</sub>        | Shutdown, temperature increasing      |     | 165 | 1   | °C   |
| Temperature                 |                        | Reset, temperature decreasing         |     | 140 |     |      |

Note 6. Guaranteed by design.



# 15 Typical Application Circuit



<sup>\*:</sup> The feedforward capacitor is optional for the transient response and circuit stability improvement.

Table 1. Suggested Component Value

| Vout (V) | <b>R1</b> ( <b>k</b> Ω) | <b>R2 (k</b> Ω) |  |  |
|----------|-------------------------|-----------------|--|--|
| 0.8      | Short                   | Open            |  |  |
| 0.9      | 0.619                   | 4.99            |  |  |
| 1.0      | 1.13                    | 4.53            |  |  |
| 1.05     | 1.37                    | 4.42            |  |  |
| 1.1      | 1.87                    | 4.99            |  |  |
| 1.2      | 2.49                    | 4.99            |  |  |
| 1.5      | 4.12                    | 4.75            |  |  |
| 1.8      | 3.57                    | 2.87            |  |  |
| 2.5      | 3.57                    | 1.69            |  |  |
| 3.3      | 3.57                    | 1.15            |  |  |

March 2024

RT9094A-01



## 16 Typical Operating Characteristics

























## 17 Operation

The RT9094A is a very low dropout linear regulator which operates from input voltage as low as 0.8V. It provides a highly accurate output that is capable of supplying 2A of output current with a typical dropout voltage of only 100mV. Output voltage range is from 0.8V to 3.6V.

### 17.1 VIN and VBIAS Supply

The VBIAS input supplies the internal reference and LDO circuitry while all output current comes directly from the VIN input for high efficiency regulation. With external VBIAS 3.25V above VOUT, offers the RT9094A very low dropout performance (150mV Max. at 2A) which allows the device to be used in place of a DC-DC converter and still achieve good efficiency. This provides designers to achieve the smallest, simplest, and lowest cost solution.

For applications where an auxiliary bias voltage is not available or low dropout is not required. In these applications, VBIAS is suggested be 1.3V above VOUT and attention on power rating and thermal is needed.

#### 17.2 Enable and Shutdown

The EN pin is active high. Apply a voltage above 1.1V ensures the LDO regulator turns on, while the regulator turns off if the VEN belows 0.4V. The enable circuitry has typical 50mV hysteresis and deglitching for use with relatively slowly ramping analog signals. That helps avoid on-off cycling as a result of small glitches in the VEN signal. A fast rise-time signal must be used to enable the RT9094A if precise turn-on timing is required. If not used, EN can be connected to either VIN or VBIAS. If EN is connected to VIN, it should be connected as close as possible to the largest capacitance on the input to prevent voltage droops on that line from triggering the enable circuit.

#### 17.3 Soft-Start

The RT9094A includes a soft-start feature to prevent excessive current flow during start-up. When the LDO is enabled, an internal soft-start current (ISS) charges the external soft-start capacitor (CSS) to build a ramp-up voltage internally. The RT9094A achieve a linear and monotonic soft-start by tracking the voltage ramp until the voltage exceeds the internal reference. The soft-start ramp time can be calculated using Equation 1:

$$t_{SS}(s) = \frac{V_{REF} \times C_{SS}}{I_{SS}} = \frac{0.8V \times C_{SS}(F)}{0.44\mu A}$$
 (1)

#### 17.4 Power GOOD

When the output voltage is greater than VIT + VHYS, the output voltage is considered good and the open-drain PGOOD pin goes high impedance and is typically pulled high with external resistor. If VOUT drops below VIT or if VBIAS drops below 1.9V, the open-drain output turns on and pulls the PGOOD output low. The PGOOD pin also asserts when the device is disabled, OCP or OTP triggered.

### 17.5 Overcurrent Protection

The RT9094A has built-in overcurrent protection. When overcurrent (typ. 3A) is detected, the RT9094A foldback and limit the current at typical 2.25A. It allows the device to supply surges of up to 3A and prevent the device overheating if short circuit happened.

### 17.6 Thermal Shutdown and Over-temperature Protection

At higher temperatures, or in cases where internal power dissipation causes excessive self heating on chip, the thermal shutdown circuitry will shut down the LDO when the junction temperature exceeds approximately  $160^{\circ}$ C. It will re enable the LDO once the junction temperature drops back to approximately  $140^{\circ}$ C. The RT9094A will cycle in and out of thermal shutdown without latch-up or damage until the overstress condition is removed. Long term overstress (TJ >  $125^{\circ}$ C) should be avoided as it can degrade the performance or shorten the life of the part.

Note that the over-temperature protection is intended to protect the device during momentary overload conditions. The protection is activated outside of the absolute maximum range of operation as a secondary fail-safe and

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



therefore should not be relied upon operationally. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

Copyright © 2024 Richtek Technology Corporation. All rights reserved.



## 18 Application Information

Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and reserve suitable design margin to ensure the functional suitability of their components and systems.

The RT9094A is a low dropout regulator that features soft- start capability. It provides EN and PGOOD for easily system sequence control, and built-in overcurrent & thermal protection for safe operation.

#### 18.1 Dropout Voltage

Because of two power supply inputs VIN and VBIAS and one VOUT regulator output, there are two Dropout voltages specified. The first is the VIN Dropout voltage is the voltage difference (VIN - VOUT) when VOUT starts to decrease by percent specified in the Electrical Characteristics table.

The second, VBIAS dropout voltage is the voltage difference (VBIAS - VOUT) when VIN and VBIAS pins are joined together and VOUT starts to decrease. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. In these applications, VBIAS is suggested be 1.3V above VOUT and attention on power rating and thermal is needed.

#### 18.2 Input, Output, and Bias Capacitor Selection

The device is designed to be stable for all available types and values of output capacitors  $\geq 2.2\mu F$ . The device is also stable with multiple capacitors in parallel, which can be of any type or value. The capacitance required on the VIN and VBIAS pins strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for VIN is 1μF and minimum recommended capacitor for VBIAS is 0.1μF. If VIN and VBIAS are connected to the same supply, the recommended minimum capacitor for VBIAS is 4.7 µF. Good quality, low ESR capacitors should be used on the input; ceramic X5R and X7R capacitors are preferred. These capacitors should be placed as close the pins as possible for optimum performance.

#### 18.3 Adjusting the Output Voltage

The output voltage of the RT9094A is adjustable from 0.8V to 3.6V by external voltage divider resisters as shown in Typical Application Circuit. R1 and R2 can be calculated the output voltage. In order to achieve the maximum accuracy specifications, R2 should be  $\leq 4.99k\Omega$ .

### 18.4 Power Up Sequence Requirement

The RT9094A supports power on the input VIN, VBIAS, and EN pins in any order without damage the device. Generally, connecting the EN and VIN for most application is acceptable, as long as VIN and VEN is greater than the EN threshold (typical = 1.1V) and the input ramp rate of VIN and VBIAS is faster than the output settled soft-start ramp rate. If the VIN/BIAS input source ramp rate is slower than the output settled soft-start time, the output will track the input supply ramp up level and minus the dropout voltage until it reaches the settled output voltage level. For the other case, If EN is connected with VBIAS, and the provided VIN is present before VBIAS, the output softstart will as programmed. While VBIAS and VEN are present before VIN is applied also the settled soft-start time has expired, then VOUT tracks VIN ramp up. If the soft-start time has not expired, output tracks VIN ramp up until output reaches the value set by the charging soft- start capacitor.

#### 18.5 Thermal Considerations

Thermal protection limits power dissipation in the RT9094A. When power dissipation on the pass element (PDIS = (VIN - VOUT) x IOUT) is too high and raises the junction operation temperature over 160°C, the OTP circuit starts the thermal shutdown function and turns the pass element off. The pass element turns on again after the junction

> RICHTEK is a registered trademark of Richtek Technology Corporation.



temperature cools down by 20°C.

The output is shorted to ground when there is short circuit at the output. This procedure can reduce the chip temperature and provide maximum safety to end users when output short circuit occurs.

The junction temperature should never exceed the absolute maximum junction temperature TJ(MAX), listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

 $PD(MAX) = (TJ(MAX) - TA) / \theta JA$ 

where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and  $\theta$ JA is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta$ JA, is highly package dependent. For a WDFN-10L 3x3 package, the thermal resistance,  $\theta$ JA(EVB), is 41.5°C/W on a high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below:

 $PD(MAX) = (125^{\circ}C - 25^{\circ}C) / (41.5^{\circ}C/W) = 2.41W \text{ for a WDFN-10L 3x3 package.}$ 

The maximum power dissipation depends on the operating ambient temperature for the fixed TJ(MAX) and the thermal resistance,  $\theta$ JA. The derating curves in <u>Figure 1</u> allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 1. Derating Curve of Maximum Power Dissipation

#### 18.6 Layout Considerations

For best performance of the RT9094A, the PCB layout suggestions below are highly recommend:

- ▶ Input capacitor must be placed as close as possible to IC to minimize the power loop area.
- ▶ Minimize the power trace length and avoid using vias for the input and output capacitors connection.

<u>Figure 2</u> shows the examples for the layout reference which helps the inductive parasitic components minimization, load transient reduction and good circuit stability.

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

RT9094A-01 March 2024 www.richtek.com



GND layout trace should be wider for thermal consideration.



Figure 2. PCB Layout Guide

16



## 19 Outline Dimension



DETAILA Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Comple el | Dimensions | In Millimeters | Dimensions In Inches |       |  |  |
|-----------|------------|----------------|----------------------|-------|--|--|
| Symbol    | Min Max    |                | Min                  | Max   |  |  |
| Α         | 0.700      | 0.800          | 0.028                | 0.031 |  |  |
| A1        | 0.000      | 0.050          | 0.000                | 0.002 |  |  |
| A3        | 0.175      | 0.250          | 0.007                | 0.010 |  |  |
| b         | 0.180      | 0.300          | 0.007                | 0.012 |  |  |
| D         | 2.950      | 3.050          | 0.116                | 0.120 |  |  |
| D2        | 2.300      | 2.650          | 0.091                | 0.104 |  |  |
| E         | 2.950      | 3.050          | 0.116                | 0.120 |  |  |
| E2        | 1.500      | 1.750          | 0.059                | 0.069 |  |  |
| е         | 0.5        | 500            | 0.0                  | )20   |  |  |
| L         | 0.350      | 0.450          | 0.014                | 0.018 |  |  |

W-Type 10L DFN 3x3 Package



# 20 Footprint Information



| Packago            | Number of |      |      | Foot | print Din | nension | (mm) |      |      | Tolerance |
|--------------------|-----------|------|------|------|-----------|---------|------|------|------|-----------|
| Package            | Pin       | Р    | Α    | В    | С         | D       | Sx   | Sy   | М    | Tolerance |
| V/W/U/X/ZDFN3*3-10 | 10        | 0.50 | 3.80 | 2.10 | 0.85      | 0.30    | 2.55 | 1.70 | 2.30 | ±0.05     |



## 21 Packing Information



|                |           |          | Pocket Pitch Reel Size (A) |      | Units       | Trailer | Leade | Reel Width (W2) |  |
|----------------|-----------|----------|----------------------------|------|-------------|---------|-------|-----------------|--|
| Package Type   | (W1) (mm) | (P) (mm) | (mm)                       | (in) | per<br>Reel | (mm)    | r(mm) | Min./Max. (mm)  |  |
| QFN/DFN<br>3x3 | 12        | 8        | 180                        | 7    | 1,500       | 160     | 600   | 12.4/14.4       |  |



C, D, and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 12mm carrier tape: 0.5mm max.

| Tape Size | W1     | F     | 0     | E      | 3      | -     | F     | Ø     | C     | Н     |
|-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|
|           | Max.   | Min.  | Max.  | Min.   | Max.   | Min.  | Max.  | Min.  | Max.  | Max.  |
| 12mm      | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm |

RICHTEK is a registered trademark of Richtek Technology Corporation.



## 21.1 Tape and Reel Packing

| Step | Photo/Description                      | Step | Photo/Description            |
|------|----------------------------------------|------|------------------------------|
| 1    | Reel 7"                                | 4    | 3 reels per inner box Box A  |
| 2    | HIC & Desiccant (1 Unit) inside        | 5    | 12 inner boxes per outer box |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A           |

| Container   | F    | Reel  |       | Вох           |       |       |          | Carton          | ı     |        |
|-------------|------|-------|-------|---------------|-------|-------|----------|-----------------|-------|--------|
| Package     | Size | Units | Item  | Size(cm)      | Reels | Units | Item     | Size(cm)        | Boxes | Unit   |
| OEN/DEN O   | 7" T | 1.500 | Box A | 18.3*18.3*8.0 | 3     | 4,500 | Carton A | 38.3*27.2*40.0  | 12    | 54,000 |
| QFN/DFN 3x3 | -    | 1,200 | Box E | 18.6*18.6*3.5 | 1     | 1,500 |          | For Combined or |       |        |



### 21.2 Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                        | Reel                                | Cover tape                          | Carrier tape                        | Tube                                | Protection Band                     |
|-----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| $\Omega$ /cm $^2$     | 10 <sup>4</sup> to 10 <sup>11</sup> |

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

is a registered trademark of Richtek Technology Corporation.

RT9094A-01 March 2024 www.richtek.com



## 22 Datasheet Revision History

|         |           | , , , , , , , , , , , , , , , , | ,                                                                                                                                                                                           |
|---------|-----------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version | Date      | Description                     | Item                                                                                                                                                                                        |
| 00      | 2022/1/18 | Final                           |                                                                                                                                                                                             |
| 01      | 2024/3/25 | Modify                          | General Description on P1 Features on P1 Ordering Information on P2 Electrical Characteristics on P7 Operation on P12, 13 Application Information on P14 Packing Information on P19, 20, 21 |