

# 700mA, 5.5V, Low Noise Low Dropout Regulator

## 1 General Description

The RT9095 is a low-noise, high accuracy, low-dropout linear regulator (LDO), and is capable of sourcing 700mA. The device supports single input supply voltage as low to 1.7V, which makes it easy to use.

The RT9095 is designed with high PSRR and low noise, which can meet the requirements of noise-sensitive applications such as RF, PLL, Clocking and analog circuits. The regulator control circuitry includes a programmable soft-start circuit and short circuit, reverse current, and over-temperature protection. Other features include an enable input and a power-OK output. The device is fully specified over the temperature range of  $T_J = -40$ °C to 105°C and is offered in a WDFN-8SL 2x2 package.

## 2 Ordering Information



#### Note:

Richtek products are Richtek Green Policy compliant and compatible with the current requirements of IPC/JEDEC J-STD-020

#### 3 Features

Input Voltage Range: 1.7V to 5.5V
Output Voltage Range: 0.6V to 5.3V

• Accurate Voltage Reference

▶ 0.6V ±1.5%, Over -40°C to 105°C

High PSRR: 48dB at 500kHz

• Noise Immunity : 25μVRMS

Dropout Voltage: 150mV at 500mA

• Enable Control

Short-Circuit Protection

• Output-to-Input Reverse Current Protection

• Support Power-OK Output Indicator

## 4 Applications

- Portable Electronic Device
- Optical Modules
- Camera Modules
- · PLL/Synthesizer, Clocking
- Sensors
- Medium-Current, Noise Sensitive Applications

# **5 Simplified Application Circuit**



erved. RICHTEK is a registered trademark of Richtek Technology Corporation.



# 6 Pin Configuration

# (TOP VIEW) VIN 1 8 VOUT GND 2 7 BYP EN 3 6 FB GS 4 9 5 POK WDFN-8SL 2x2

# 7 Marking Information



5U : Product Code W : Date Code



# **Table of Contents**

| 1  |       | eral Description                               |    |
|----|-------|------------------------------------------------|----|
| 2  | Orde  | ring Information                               | 1  |
| 3  |       | ıres                                           | -  |
| 4  | Appli | ications                                       | 1  |
| 5  | Simp  | lified Application Circuit                     | 1  |
| 6  | Pin C | Configuration                                  | 2  |
| 7  | Mark  | ing Information                                | 2  |
| 8  | Func  | tional Pin Description                         | 4  |
| 9  | Func  | tional Block Diagram                           | 5  |
| 10 | Abso  | olute Maximum Ratings                          |    |
| 11 | ESD   | Ratings                                        |    |
| 12 | Reco  | mmended Operating Conditions                   | ·  |
| 13 |       | mal Information                                |    |
| 14 | Elect | rical Characteristics                          | 7  |
| 15 | Typic | eal Application Circuit                        | 9  |
| 16 | Typic | cal Operating Characteristics                  | 10 |
| 17 | Oper  | ation                                          | 12 |
|    | 17.1  | Enable                                         | 12 |
|    | 17.2  | Bypass (BYP)                                   | 12 |
|    | 17.3  | Power OK                                       | 12 |
|    | 17.4  | Internal Current Limit (I <sub>LIM</sub> )     | 12 |
|    | 17.5  | Over-Temperature Protection (OTP)              |    |
|    | 17.6  | Output Active Discharge                        |    |
|    | 17.7  | Reverse Current Protection                     | 13 |
| 18 | Appli | ication Information                            | 14 |
|    | 18.1  | Output Voltage Setting                         |    |
|    | 18.2  | Dropout Voltage                                |    |
|    | 18.3  | C <sub>IN</sub> and C <sub>OUT</sub> Selection |    |
|    | 18.4  | Input Inrush Current                           |    |
|    | 18.5  | Thermal Considerations                         | 15 |
|    | 18.6  | Layout Considerations                          | 16 |
| 19 | Outli | ne Dimension                                   |    |
| 20 | Footi | print Information                              | 18 |
| 21 | •     | ing Information                                |    |
|    | 21.1  | Tape and Reel Data                             |    |
|    | 21.2  | Tape and Reel Packing                          |    |
|    | 21.3  | Packing Material Anti-ESD Property             |    |
| 22 |       | sheet Revision History                         |    |
|    |       |                                                |    |



**8 Functional Pin Description** 

| Pin No.               | Pin Name | Pin Function                                                                                                                                                                                                                                                    |
|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                     | VIN      | Supply input. A $10\mu F$ or larger ceramic capacitor is recommended for good noise bypass and should be placed as close as possible to this pin.                                                                                                               |
| 2,<br>9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                                                                                     |
| 3                     | EN       | Enable control input. Connecting this pin to logic high enables the regulator, and driving this pin low puts it into shutdown mode. The device can have VIN and VEN sequenced in any order without causing damage to the device.                                |
| 4                     | GS       | Internally Used. Connect GS to GND.                                                                                                                                                                                                                             |
| 5                     | POK      | Power-OK Output. Open-drain output that goes low when the output is above 91% of the nominal regulation voltage. POK is high impedance in shutdown or when the output is below the regulation voltage.                                                          |
| 6                     | FB       | Feedback voltage input. This pin is used to set the desired output voltage via an external resistive divider. The feedback reference voltage is 0.6V typically.                                                                                                 |
| 7                     | ВҮР      | Bypass Input. Connecting a $0.01\mu F$ to this output further reduces output noise. Slew rate = (5V / ms) x (0.01 $\mu F$ / C <sub>BYP</sub> ).                                                                                                                 |
| 8                     | VOUT     | LDO output pin. A $10\mu F$ or larger ceramic capacitor (above $4.7\mu F$ effective capacitance) ensures the stability requirement. Place the output capacitor as close as possible to the device and minimize the impedance between the VOUT pin and the load. |



# 9 Functional Block Diagram





## 10 Absolute Maximum Ratings

(Note 1)

• All Pins ------ -0.3V to 7V

• Lead Temperature (Soldering, 10 sec.) ------ 260°C

• Junction Temperature ------ 150°C

## 11 ESD Ratings

(Note 2)

ESD Susceptibility

HBM (Human Body Model)------- 2kV

## 12 Recommended Operating Conditions

(Note 3)

• Supply Input Voltage, VIN ------ 1.7V to 5.5V

• Junction Temperature Range----- --- -40°C to 105°C

#### 13 Thermal Information

(Note 4 and Note 5)

|                     | Thermal Parameter                                       | WDFN-8SL 2x2 | Unit |
|---------------------|---------------------------------------------------------|--------------|------|
| θJA                 | Junction-to-ambient thermal resistance (JEDEC standard) | 52.2         | °C/W |
| $\theta$ JC(Top)    | Junction-to-case (top) thermal resistance               | 160.1        | °C/W |
| $\theta$ JC(Bottom) | Junction-to-case (bottom) thermal resistance            | 23.1         | °C/W |
| θJA(EVB)            | Junction-to-ambient thermal resistance (specific EVB)   | 61.6         | °C/W |
| ΨJC(Top)            | Junction-to-top characterization parameter              | 5.61         | °C/W |
| ΨЈВ                 | Junction-to-board characterization parameter            | 36.5         | °C/W |

DS9095-02



## 14 Electrical Characteristics

Over operating temperature range (T<sub>A</sub> = 25°C), (1.7V  $\leq$  V<sub>IN</sub> < 5.5V and V<sub>IN</sub>  $\geq$  V<sub>OUT(TARGET)</sub> + 0.5V, V<sub>OUT(TARGET)</sub> = 0.6V, V<sub>EN</sub> = V<sub>IN</sub> = 5V, C<sub>IN</sub> = 10µF, C<sub>OUT</sub> = 10µF, C<sub>BYP</sub> = 0.01µF, unless otherwise noted. (Note 6)

| Parameter                                   | Symbol    | Test C                                                                            | onditions              | Min   | Тур   | Max   | Unit |
|---------------------------------------------|-----------|-----------------------------------------------------------------------------------|------------------------|-------|-------|-------|------|
| Input Voltage<br>Range                      | VIN       |                                                                                   |                        | 1.7   |       | 5.5   | V    |
| Undervoltage<br>Lockout Rising<br>Threshold | Vuvlo_r   | VIN rising, 100mV                                                                 | typical hysteresis     | 1.45  | 1.6   | 1.7   | V    |
| Output Voltage                              | Vouт      | $V_{IN} \ge V_{OUT} + 0.1V$                                                       |                        | 0.6   |       | 5.3   | V    |
| Output Voltage<br>Accuracy                  | Vout_acc  | $1.7V \le V$ IN $\le 5.5V$ f VOUT + $0.3V \le V$ IN $1.4V$ , $0.1$ mA $\le I$ OUT | ≤ 5.5V for Vout >      | -1.5  |       | 1.5   | %    |
| Load Regulation                             | VLOAD_REG | 0.1mA ≤ I <sub>OUT</sub> ≤ 700                                                    | DmA                    |       | 0.02  |       | %/A  |
| Line Regulation                             | VLINE_REG | $1.7V \le V$ IN $\le 5.5V$ f VOUT + $0.3V \le V$ IN $1.4V$ , IOUT = $200$ m/      |                        | 0.04  |       | %/V   |      |
| Duna and Malta na                           | \/        | Jan. 700 m. A                                                                     | V <sub>IN</sub> ≥ 3.6V |       | 70    | 140   | >/   |
| Dropout Voltage                             | VDROP     | IOUT = 700mA                                                                      | VIN = 1.7V             |       | 210   |       | mV   |
| Output Current<br>Limit                     | ILIM      | Vout = 95% of reg<br>Vin = Vout + 0.5V                                            | 700                    | 800   | 900   | mA    |      |
| Output Noise                                | VN        | IOUT = 100mA, f = 100mV                                                           |                        | 25    |       | μVRMS |      |
|                                             |           |                                                                                   | f = 1kHz               |       | 60    |       | dB   |
| Power Supply                                | PSRR      | IOUT = 10mA                                                                       | f = 10kHz              |       | 55    |       |      |
| Rejection Ratio                             |           | IOU1 = TOMA                                                                       | f = 100kHz             |       | 63    |       |      |
|                                             |           |                                                                                   | f = 500kHz             |       | 48    |       |      |
| Threshold<br>Accuracy                       | VFB       | 1.7V ≤ V <sub>IN</sub> ≤ 5.5V f<br>700mA                                          | or 0.1mA ≤ lout ≤      | 0.591 | 0.6   | 0.609 | V    |
| Input Bias current                          |           | V <sub>FB</sub> = 0.6 V                                                           |                        | -0.1  | 0.02  | 0.1   | μΑ   |
| Свур                                        |           | CBYPASS                                                                           |                        | 4.7   |       | 100   | nF   |
| BYP Startup<br>Current                      | BYPASS    | From BYP to GND                                                                   | during startup         |       | 50    |       | μΑ   |
| GND Supply<br>Current                       | CND       | I <sub>OUT</sub> = 0mA                                                            |                        |       | 130   | 200   | μΑ   |
| GND Shutdown<br>Current                     | GND       | V <sub>IN</sub> = 5.5V, EN = 0                                                    | V                      |       | 0.001 | +1    | μΑ   |
| EN Threshold                                | VEN_R     | 4.7)/ ()/// (5.5)/                                                                | EN rising              | 0.8   |       | 1.2   |      |
| Voltage                                     | VEN_F     | 1.7V ≤ VIN ≤ 5.5V                                                                 | EN falling             | 0.4   | 0.7   |       | V    |
| Enable Input<br>Current                     | IEN       | 1.7V ≤ VEN ≤ 5.5V                                                                 |                        | -1    | 0.001 | 1     | μΑ   |
| DOK Threehold                               | POK       | Vout when                                                                         | Vout rising            | 86    | 91    | 95    | %    |
| POK Threshold                               | FUR       | POK switches                                                                      | Vout falling           |       | 88    |       | %    |
|                                             | •         |                                                                                   |                        |       |       |       |      |

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

DS9095-02 January 2024 www.richtek.com

## **RT9095**



| Parameter                                         | Symbol                                                                                                             | Test Conditions                                          | Min | Тур   | Max | Unit     |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-------|-----|----------|
| POK Voltage Low                                   |                                                                                                                    | I <sub>POK</sub> = 1mA                                   |     | 10    | 100 | mV       |
| POK Leakage<br>Current                            |                                                                                                                    | $\overline{POK} = 5.5V, V_{EN} = 0V$                     | -1  | 0.001 | 1   | μΑ       |
| Over-<br>Temperature                              | Тотр                                                                                                               | T <sub>J</sub> rising                                    |     | 165   |     | °C       |
| Protection<br>Threshold                           | TOIP                                                                                                               | TJ falling                                               | -   | 150   |     | C        |
| Load Transient                                    |                                                                                                                    | IOUT = 50mA to 500mA to 50mA,<br>trise = tfall = 1 \mu s | 1   | 50    | -   | mV/P–P   |
| Line Transient                                    | Sient Output $V_{IN} = 5V \text{ to } 5.5V \text{ to } 5V,$ $t_{RISE} = t_{FALL} = 5\mu s, l_{OUT} = 500\text{mA}$ |                                                          | 1   | 3     | 1   | IIIV/P-P |
| IN-to-OUT<br>Reverse Voltage<br>Turnoff Threshold | Transient                                                                                                          | VIN falling below VOUT                                   |     | 10    |     | mV       |

- Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precautions are recommended.
- Note 3. The device is not guaranteed to function outside its operating conditions.
- Note 4. For more information about thermal parameter, see the Application and Definition of Thermal Resistances report, AN061.
- Note 5.  $\theta_{JA(EVB)}$ ,  $\Psi_{JC(Top)}$  and  $\Psi_{JB}$  are measured on a high effective-thermal-conductivity four-layer test board which is in size of 70mm x 50mm; furthermore, all layers with 1 oz. Cu. Thermal resistance/parameter values may vary depending on the PCB material, layout, and test environmental conditions.
- Note 6. All devices are production tested at  $T_A = 25$ °C. Specifications over the operating temperature range are guaranteed by design and characterization.
- Note 7. External resistor tolerance is not taken into account.



# 15 Typical Application Circuit



$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right) = 0.6V \times \left(1 + \frac{267k}{59k}\right) = 3.3V$$



# 16 Typical Operating Characteristics

























RICHTEK is a registered trademark of Richtek Technology Corporation.



## 17 Operation

The RT9095 operates with single supply input ranging from 1.7V to 5.5V and is capable of delivering up to 700mA current to the output. The high PSRR and low noise features provides a clean supply to the application.

A low-noise reference and error amplifier are included to reduce device noise. The BYP capacitor filters the noise from the reference, and the feed-forward capacitor filters the noise from the error amplifier. The high power-supply rejection ratio (PSRR) of the RT9095 minimizes the coupling of input supply noise to the output.

#### 17.1 Enable

The RT9095 provides an EN pin, as an external chip enable control, to enable or disable the device. Pull the EN pin low to turn-off the regulator and enters the shutdown mode, while pull the EN pin high to turn-on the regulator. When the regulator is shutdown, the ground current is reduced to a maximum of  $1\mu$ A. The enable circuitry has hysteresis (typically 100mV) for use with relatively slowly ramping analog signals.

If not used, connect the EN pin as close as possible to the largest capacitance on the input to prevent voltage droops on the VIN line from triggering the enable circuit.

#### 17.2 Bypass (BYP)

The capacitor connected from VOUT to BYP filters the reference noise above the 100Hz range and provides a high-speed feedback path for improved transient response.

The slew rate of the output voltage during startup is determined by the BYP capacitor. A  $0.01\mu$ F capacitor sets the slew rate to 5V / ms. This startup rate results in a 50mA slew current drawn from the input at startup to charge the output capacitance.

The BYP capacitor value can be adjusted from 4.7nF to  $0.1\mu F$  to change the startup slew rate according to the following formula :

Startup slew rate =  $(5V / ms) \times (0.01 \mu F / CBYP)$ 

Note that this slew rate applies only at startup, and that recovery from a short circuit occurs with a slew rate approximately 100 times slower.

Also note that, being a low-frequency filter node, BYP is sensitive to leakage.

#### 17.3 Power OK

The RT9095 monitors the feedback pin voltage and indicates the status of the output voltage on the open- drain POK pin. The  $\overline{POK}$  pin requires an external pull-up resistor to an external supply, and any downstream device can receive  $\overline{POK}$  as a logic signal that can be used for sequencing. A pull-up resistor from  $10k\Omega$  to  $100k\Omega$  is recommended. Make sure that the external pull-up supply voltage results in a valid logic signal for the receiving device or devices.

During startup,  $\overline{POK}$  stays high until the output voltage rises to 91% (typical) of its regulation level. If an overload occurs at the output or the output is shutdown,  $\overline{POK}$  goes high.

#### 17.4 Internal Current Limit (ILIM)

The RT9095 continuously monitors the output current to protect the pass transistor against abnormal operations. When an overload or short circuit is encountered, the current limit circuitry limits the output current to 0.8A (typical).

Thermal shutdown can be activated during a current limit event because of the high power dissipation typically found in these conditions. To ensure proper operation of the current limit, minimize the inductances at the input and load. Continuous operation in current limit is not recommended.



Because of the build-in body diode, the pass transistor conducts current when the output voltage exceeds the input voltage. Since the current is not limited, external current protection should be added if the device may work at reverse voltage state.

#### 17.5 Over-Temperature Protection (OTP)

The RT9095 implements thermal shutdown protection. The device is disabled when the junction temperature (T<sub>J</sub>) exceeds 165°C (typical). The LDO automatically turns on again when the temperature falls below 150°C (typical). For reliable operation, limit the junction temperature to a maximum of 125°C. Continuously running the RT9095 into thermal shutdown or above a junction temperature of 125°C reduces long-term reliability.

#### 17.6 Output Active Discharge

When EN and UVLO are lower than their respective threshold voltages during over-temperature protection, the RT9095 discharges the LDO output (via VOUT pins) by connecting an internal pulldown MOSFET, which has a typical impedance of 750 ohms, to ground.

#### 17.7 Reverse Current Protection

The reverse current protection circuit stops the reverse current from VOUT pin to VIN pin when the output voltage is higher than the input.

When VIN drops 10mV below VOUT, the RT9095 will shut off the regulator and open the PMOS body diode connection, preventing any reverse current.



## 18 Application Information

Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and reserve suitable design margin to ensure the functional suitability of their components and systems.

The RT9095 is a low-noise, high accuracy, low-dropout linear regulator which is capable of sourcing with maximum dropout of 210mV. The input voltage operating range is from 1.7V to 5.5V and the adjustable output voltage is from 0.6V to (VIN – VDROP) according to the external resistor setting.

#### 18.1 Output Voltage Setting

The output voltage of the RT9095 can be set by external resistors.

By using external resistors, the output voltage is determined by the values of R1 and R2 as shown in Figure 1. The values of R1 and R2 can be calculated for any voltage value using the following formula:

$$V_{OUT} = 0.6 \times \frac{R1 + R2}{R2}$$



Figure 1. Output Voltage Set by External Resistors

Set the lower feedback resistor (R2) to  $60k\Omega$  or less tminimize FB input bias current error.

#### 18.2 Dropout Voltage

The dropout voltage refers to the voltage difference between the VIN and VOUT pins while operating at a specific output current. The dropout voltage VDROP also can be expressed as the voltage drop on the pass-FET at a specific output current (IRATED) while the pass-FET is fully operating in the ohmic region and the pass-FET can be characterized as a resistance RDS(ON). Thus, the dropout voltage can be defined as (VDROP = VIN - VOUT = RDS(ON) x IRATED). For normal operation, the suggested LDO operating range is (VIN > VOUT + VDROP) for good transient response and PSRR performance. However, operation in the ohmic region will degrade the performance severely.

#### 18.3 CIN and COUT Selection

The RT9095 is designed to support low-series-resistance (ESR) ceramic capacitors. X7R, X5R, and COG-rated ceramic capacitors are recommended due to its good capacitive stability across different temperatures, whereas the use of Y5V-rated capacitors is not recommended because of large capacitance variations.

However, ceramic capacitance varies with operating voltage and temperature, and the design engineer must be aware of these characteristics. Input capacitance is selected to minimize transient input drop during load current steps.

For general applications, an input capacitor of 10µF is highly recommended for minimal input impedance. If the

Copyright © 2024 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



trace inductance between the RT9095 input pin and power supply is high, a fast load transient can cause VIN voltage level ringing above the absolute maximum voltage rating which damages the device. Adding more input capacitors is available to restrict the ringing and keep it below the device absolute maximum ratings.

A  $10\mu F$  or larger ceramic capacitor (above  $4.7\mu F$  effective capacitance) ensures the stability requirement at output terminal. Generally, a  $10\mu F$  0805-sized ceramic capacitor ensures the minimum effective capacitance at temperature and DC bias requirement. Place these capacitors as close as possible to the pins for performance and stability.

#### 18.4 Input Inrush Current

During start-up, the input Inrush current into the VIN pin consists of the sum of load current and the charging current of the output capacitor. The inrush current is difficult to measure because the input capacitor must be removed, which is not recommended. Generally, the soft-start inrush current can be estimated by Equation b1, where Vout(t) is the instantaneous output voltage of the power-on ramp, dVout(t) / dt is the slope of the Vout ramp and RLOAD is the resistive load impedance.

$$I_{OUT}\left(t\right) = \frac{\left(C_{OUT} \times dV_{OUT}\left(t\right)\right)}{dt} + \left(\frac{V_{OUT}\left(t\right)}{R_{LOAD}}\right) \quad \ \left(b1\right)$$

#### 18.5 Thermal Considerations

Thermal protection limits power dissipation in the RT9095. When power dissipation on the pass element ( $P_{DIS} = (V_{IN} - V_{OUT})$  x  $I_{OUT}$ ) is too high and raises the junction operation temperature over 165°C, the OTP circuit starts the thermal shutdown function and turns the pass element off. The pass element turns on again after the junction temperature cools down by 15°C.

The output is shorted to ground when there as short circuit at the output. This procedure can reduce the chip temperature and provides maximum safety to end users when output short circuit occurs.

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

$$PD(MAX) = (TJ(MAX) - TA) / \theta JA$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA(EVB)}$ , is highly package dependent. For a WDFN-8SL 2x2 package, the thermal resistance,  $\theta_{JA(EVB)}$ , is 61.6°C/W on a standard high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below:

$$PD(MAX) = (125^{\circ}C - 25^{\circ}C) / (61.6^{\circ}C/W) = 1.62W$$
 for a WDFN-8SL 2x2 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 2 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation.

RICHTEK is a registered trademark of Richtek Technology Corporation.





Figure 2. Derating Curve of Maximum Power Dissipation

#### 18.6 Layout Considerations

For best performance of the RT9095, the PCB layout suggestions below are highly recommended. All circuit components should be placed on the same side and as close to the respective LDO pin as possible. Place the ground return path connection to the input and output capacitor. Connect the ground plane with a wide copper surface for good thermal dissipation. Using vias and long power traces for the input and output capacitors connections is not recommended and has negative effects on performance. Figure 3 shows a layout example that reduces conduction trace loops, helping to minimize inductive parasitics and load transient effects while improving the circuit stability.



Figure 3. PCB Layout Guide



## 19 Outline Dimension





**DETAIL A** 

Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

|            | Cumbal  | Dimensions I | n Millimeters | Dimension | s In Inches |
|------------|---------|--------------|---------------|-----------|-------------|
|            | Symbol  | Min          | Max           | Min       | Max         |
|            | А       | 0.700        | 0.800         | 0.028     | 0.031       |
|            | A1      | 0.000        | 0.050         | 0.000     | 0.002       |
|            | A3      | 0.175        | 0.250         | 0.007     | 0.010       |
|            | b       | 0.200        | 0.300         | 0.008     | 0.012       |
|            | D       | 1.900        | 2.100         | 0.075     | 0.083       |
| 2          | Option1 | 1.150        | 1.250         | 0.045     | 0.049       |
| D2         | Option2 | 1.550        | 1.650         | 0.061     | 0.065       |
|            | Е       | 1.900        | 2.100         | 0.075     | 0.083       |
| E2         | Option1 | 0.750        | 0.850         | 0.030     | 0.033       |
| <b>E</b> Z | Option2 | 0.850        | 0.950         | 0.033     | 0.037       |
|            | е       | 0.5          | 0.500         |           | )20         |
|            | L       | 0.250        | 0.350         | 0.010     | 0.014       |

W-Type 8SL DFN 2x2 Package



# 20 Footprint Information



|  | Package           |         | Number of | Footprint Dimension (mm) |      |      |      |      |      |      |      | Toloranco |  |
|--|-------------------|---------|-----------|--------------------------|------|------|------|------|------|------|------|-----------|--|
|  |                   |         | Pin       | Р                        | Α    | В    | С    | D    | Sx   | Sy   | М    | Tolerance |  |
|  | V/W/U/XDFN2*2-8S  | Option1 | 0         | 0.50                     | 2.00 | 1 20 | 0.75 | 0.20 | 1.30 | 0.90 | 1.00 | .0.05     |  |
|  | V/VV/U/ADFN2 2-85 | Option2 | - 8       | 0.50                     | 2.80 | 1.30 | 0.75 | 0.30 | 1.60 | 0.90 | 1.80 | ±0.05     |  |

DS9095-02



# 21 Packing Information

#### 21.1 Tape and Reel Data



| Package Type   | Tape Size<br>(W1) (mm) | Pocket Pitch<br>(P) (mm) | Reel Si | ize (A)<br>(in) | Units<br>per Reel | Trailer<br>(mm) | Leade r(mm) | Reel Width (W2)<br>Min./Max. (mm) |
|----------------|------------------------|--------------------------|---------|-----------------|-------------------|-----------------|-------------|-----------------------------------|
| QFN/DFN<br>2x2 | 8                      | 4                        | 180     | 7               | 2,500             | 160             | 600         | 8.4/9.9                           |



C, D, and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 12mm carrier tape: 0.5mm max.

| Tape Size | W1    | Р     |       | В      |        | F     |       | Ø٦    |       | Н     |
|-----------|-------|-------|-------|--------|--------|-------|-------|-------|-------|-------|
| Tape Size | Max.  | Min.  | Max.  | Min.   | Max.   | Min.  | Max.  | Min.  | Max.  | Max.  |
| 8mm       | 8.3mm | 3.9mm | 4.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm |

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

RICHTEK is a registered trademark of Richtek Technology Corporation.



#### 21.2 Tape and Reel Packing

| Step | Photo/Description                      | Step | Photo/Description            |
|------|----------------------------------------|------|------------------------------|
| 1    | Reel 7"                                | 4    | 3 reels per inner box Box A  |
| 2    | HIC & Desiccant (1 Unit) inside        | 5    | 12 inner boxes per outer box |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A           |

| Container       | F    | Reel    | Вох   |               |       |       | Carton                        |                |       |        |
|-----------------|------|---------|-------|---------------|-------|-------|-------------------------------|----------------|-------|--------|
| Package         | Size | Units   | Item  | Size(cm)      | Reels | Units | Item                          | Size(cm)       | Boxes | Unit   |
| OENI 8 DENI 0.2 | 7"   | 2.500   | Box A | 18.3*18.3*8.0 | 3     | 7,500 | Carton A                      | 38.3*27.2*38.3 | 12    | 90,000 |
| QFN & DFN 2x2   | ,    | ' 2,500 | Box E | 18.6*18.6*3.5 | 1     | 2,500 | For Combined or Partial Reel. |                |       |        |



#### 21.3 Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                        | Reel                                | Cover tape                          | Carrier tape                        | Tube                                | Protection Band                     |
|-----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| $\Omega$ /cm $^2$     | 10 <sup>4</sup> to 10 <sup>11</sup> |

# **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1st Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patients or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2024 Richtek Technology Corporation. All rights reserved.

DS9095-02 January 2024 www.richtek.com



## 22 Datasheet Revision History

| Version | Date      | Description | Item                                                                                                                                                                              |
|---------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02      | 2024/1/31 | Modify      | Functional Block Diagram on P5 Operation on P13 Features on P1 Electrical Characteristics on P7, 8 Note 4 on P8 Application Information on P15 Packing Information on P19, 20, 21 |