## **DDR5 Client VR on DIMM PMIC**

## **General Description**

The RTQ5132 is an integrated solution for DDR5 SODIMM and UDIMM power management IC. This device provides 1 dual-phase converter, 1 single phase converter and 2 LDOs. The RTQ5132 is available in a WQFN-28L 3x4 (FC) package.

The Recommended junction temperature range is  $-10^{\circ}$ C to  $125^{\circ}$ C and ambient temperature range is  $0^{\circ}$ C to  $85^{\circ}$ C.

## **Ordering Information**

RTQ5132 🖵 🖓 🖵 🖓



Note:

Richtek products are Richtek Green Policy compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

(TOP VIEW)

## **Pin Configuration**



WQFN-28L 3x4 (FC)

### Features

- VIN\_Bulk with Wide Input Supply Range: 4.25V to 5.5V
- High Integration:
  - ► 1 Configurable Dual-Phase or Single-Phase Converters (SWA, SWB),
  - ▶ 1 Single-Phase Converters (SWC)
  - ▶ 2 LDOs (VLDO\_1.8V, VLDO\_1.0V)
- Support I<sup>2</sup>C and I<sup>3</sup>C Slave Control
- Automatic Input Supply for LDOs
- MTP Registers with Secured R/W Access
- 0.75% Converter Output Accuracy
- Integrated Sequencing Control for DDR5 VR on DIMM Platform
- Support Pure MLCC Output Capacitor Stable
- Common ADC Channels (5 Default and 1 User Selectable)
- Output Current, Voltage and Power Measurement and Reporting Mechanism
- Error Log Counter and Data Storage (NVM)
- Programmable and DIMM Specific Registers for Customization
- Programmable-Diagnostic Mode for Debug and Validation
- Complete Protection Mechanisms
- VIN\_Bulk Input Supply OVP
- OTP, OVP, UVP, OCP for Each Rails
- General Status Interrupt Function
- Power Good Indicator

## Applications

• DDR5 SO-DIMM/ UDIMM

## **Marking Information**

For marking information, contact our sales representative directly or through a Richtek distributor located in your area.



## **Simplified Application Circuit**



Figure 1. SWA and SWB are combined as Dual-Phase Mode





 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DSQ5132-06
 September 2023

## **Functional Pin Description**

| Pin No.      | Pin Name  | Pin Function                                                                                                                                                                                                                                                                                              |
|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9, 15, 23 | NC        | Non-functional pins. No internal connections to the chip.                                                                                                                                                                                                                                                 |
| 2            | BOOT_SWA  | Buck A bootstrap. Bootstrap node for switch node SWA high-side NMOS driver.<br>Connect a capacitor between SWA and BOOT_SWA to form a floating supply<br>across the high-side switch driver of Buck A.                                                                                                    |
| 3            | VINA      | Input supply of Buck A. VINA is connected to 5V power plane on the DIMM. All three VINx input pins must be connected to 5V supply, even if one or more regulators are not intended to be used.                                                                                                            |
| 4            | SWA       | Buck A switch output. Output switch node SWA regulator. This pin is connected to<br>an external inductor (L1).<br>Note: In single phase mode of operation, SWA output must not be connected to<br>SWB or SWC output, even if this switch node is configured for the same output<br>voltage as the others. |
| 5, 19        | PGND      | Common Power ground. Connect PGND to DIMM ground plane. PGND pins require special consideration during PCB layout.                                                                                                                                                                                        |
| 6            | SWB       | Buck B switch output. Output switch node SWB regulator. This pin is connected to an external inductor (L2).<br>Note: In single phase mode of operation, SWB output must not be connected to SWA or SWC output, even if this switch node is configured for the same output voltage as the others.          |
| 7            | VINB      | Input supply of Buck B. VINB is connected to 5V power plane on the DIMM. All three VINx input pins must be connected to 5V supply, even if one or more regulators are not intended to be used.                                                                                                            |
| 8            | BOOT_SWB  | Buck B bootstrap. Bootstrap node for switch node SWB high-side NMOS driver.<br>Connect a capacitor between SWB and BOOT_SWB to form a floating supply<br>across the high-side switch driver of Buck B.                                                                                                    |
| 10           | PID       | PMIC ID pin for I <sup>2</sup> C and I <sup>3</sup> C Basic bus. It must be connected to GND.                                                                                                                                                                                                             |
| 11           | SWB_FB_P  | Positive feedback of Buck B. In single-phase output regular configuration, this pin is connected to the SWB remote positive sense feedback. Otherwise, it must be connected to AGND.                                                                                                                      |
| 12           | VIN       | 5V supply input to the PMIC.                                                                                                                                                                                                                                                                              |
| 13           | AGND      | Analog ground. Connect AGND to the power ground pin.                                                                                                                                                                                                                                                      |
| 14           | VLDO_1.8V | PMIC 1.8V LDO supply.                                                                                                                                                                                                                                                                                     |
| 16           | VLDO_1.0V | PMIC 1.0V LDO supply.                                                                                                                                                                                                                                                                                     |
| 17           | SDA       | Bus data of I <sup>2</sup> C and I <sup>3</sup> C.                                                                                                                                                                                                                                                        |
| 18           | SCL       | Bus clock of I <sup>2</sup> C and I <sup>3</sup> C.                                                                                                                                                                                                                                                       |
| 20           | SWC       | Buck C switch output. Connect SWC using a wide PCB trace. The output of SWC must not be connected to the output of SWA or SWB, or (SWA+SWB) even if they configure for exact same output voltage.                                                                                                         |
| 21           | VINC      | Input supply of Buck C. VINC is connected to 5V power plane on the DIMM. All three VINx input pins must be connected to 5V supply, even if one or more regulators are not intended to be used.                                                                                                            |

# RICHTEK

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22      | BOOT_SWC | Buck C bootstrap. Bootstrap node for switch node SWC high-side NMOS driver.<br>Connect a capacitor between SWC and BOOT_SWC to form a floating supply<br>across the high-side switch driver of Buck C.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 24      | GSI_n    | General status interrupt. Optional PMIC debug function pin (not required) for DDR5 RDIMM/LRDIMM application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 25      | SWC_FB_P | Positive feedback of Buck C. Switch node SWC remote positive sense feedback.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 26      | PWR_GOOD | Power good indicator. Open Drain output. The PMIC floats this pin high when VIN_Bulk input supply as well as all enabled output buck regulators and all LDO regulator tolerance threshold is maintained as configured in appropriate register. The PMIC drives this pin low when VIN_Bulk input goes below the threshold or when any of the enabled switch output regulators exceeds the threshold configured in the appropriate register or any LDO output regulator exceeds the threshold tolerance. Input: The PMIC disables its output regulators when this pin is low. The LDO outputs shall remain on. |
| 27      | SWA_FB_P | Feedback of Buck A and Buck B. SWA/B rail remote sense feedback when SWA and SWB are combined as dual-phase, single output rail. When SWA and SWB are separated for two independent rails, this pin is used as SWA remote positive sense feedback (+).                                                                                                                                                                                                                                                                                                                                                       |
| 28      | VR_EN    | PMIC Enable. When this pin is high, the PMIC turns on the regulator. When this pin is low, the PMIC turns off the regulator. This pin shall not be left floating. If it is not used, it shall be tied to GND                                                                                                                                                                                                                                                                                                                                                                                                 |





## **Functional Block Diagram**



## Operation

#### **PMIC Input Voltage Supply & Ramp Condition**

The DDR5 PMIC has one input supply from the platform: VIN\_Bulk.

The VIN\_Bulk supply is used by the PMIC for all three switch (SWA, SWB and SWC) output regulators and two LDO outputs (VOUT\_1.8V & VOUT\_1.0V) regulators. Note that the VOUT\_1.8V LDO output is separate and independent from SWC output, which is for the DRAM VPP rail. The VOUT\_1.0V LDO output is separate and independent from SWA or SWB.

At first power on, the VIN\_Bulk input supply shall reach a minimum threshold voltage of 4.25V before it can be

detected as a valid input supply to the PMIC.

Once the VIN\_Bulk supply is valid and stable, the PMIC shall assert PWR\_GOOD output low, drive VOUT\_1.8V & VOUT\_1.0V supply within t1.8V\_Ready and t1.0V\_Ready time respectively. The PMIC drives PWR\_GOOD output signal low only when VIN\_Bulk input supply reaches minimum of 4.25 V. The PWR\_GOOD output is pulled up to either 1.8 V or 3.3V on the platform or on the host controller.

The PWR\_GOOD pullup voltage (either 1.8 V or 3.3V) can be available before or after VIN\_Bulk is valid and

stable. If PWR\_GOOD pullup voltage is available before VIN\_Bulk is applied, the PWR\_GOOD signal is High and remains High with no leakage path or damage to the PMIC. When VIN\_Bulk is applied to the PMIC, the PMIC asserts PWR\_GOOD output low.

The PMIC shall enable  $I^2C/I^3C$  bus interface function within tManagement\_Ready. The host shall not attempt to access the PMIC's memory registers until tManagement\_Ready timing requirement is satisfied.

During power on, the user shall:

(1) Ramp up VIN\_BULK supply;

(2) Hold VIN\_Bulk supply stable for a minimum of tVIN\_Bulk\_to\_VR\_Enable time.

(3) Hold VR\_EN pin to static low or high.

(4) During VIN\_Bulk ramp, if VR\_EN signal is held low, it can transition to high only once. Once high, it

shall remain high. The VR\_EN signal is not allowed to transition to low during VIN\_Bulk ramp up.

(5) If VR\_EN pin is held High during VIN\_Bulk ramp up or transitions to High during VIN\_Bulk ramp up,

the PMIC turns on its output rails.

(6) If VR\_EN pin is held Low during VIN\_Bulk Ramp, assert VR\_EN signal High to turn on PMIC output

rails. Alternatively, host can issue VR Enable command by setting register, Register 0x32[7] = 1 via  $I^2C/I^3C$ Basic bus or via DEVCTRL CCC to turn on PMIC output rails.

Figure 3 to Figure 6 shows example of PMIC power up initialization sequence. Note that the specific sequence of ramping the output regulators (SWA, SWB and SWC) is for example purpose only. The specific ramp up sequence is configurable through power-on sequence configuration registers.

After VR Enable command is registered on the  $I^2C$  or  $I^3C$  Basic bus or VR\_EN pin is registered high, the PMIC shall complete the following steps within tPMIC\_PWR\_GOOD\_OUT:

(1) Check VIN\_Bulk Power Good status is valid.

(2) Power up itself – RTQ5132 executes Power-on sequence Config0 to Power-on Sequence Config2 registers and configures RTQ5132 internal registers as programmed in DIMM vendor memory space registers.

(3) Power up all enabled output switch regulators and ready for normal operation.

(4) Update status registers "Register 0x08" [5,3:2] and floats PWR\_GOOD signal within maximum of tPMIC\_PWR\_GOOD\_OUT time.

If PMIC PWR\_GOOD signal is not floated within tPMIC\_PWR\_GOOD\_OUT time, the host can access the PMIC status registers for detailed information after tPMIC\_PWR\_GOOD\_OUT time. The PMIC may NACK for any host request on I<sup>2</sup>C or I<sup>3</sup>C Basic bus after VR Enable command (either with VR\_EN pin high or on I<sup>2</sup>C/I<sup>3</sup>C Basic Bus) until tPMIC\_PWR\_GOOD\_OUT time expires





#### Figure 3. Power Up Sequence; VR\_EN pin High after VIN\_Bulk Ramp; No Bus Command



Figure 4. Power Up Sequence; VR\_EN pin High before VIN\_Bulk Ramp; No Bus Command

 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation

 DSQ5132-06
 September
 2023

 www.richtek.com
 Www.richtek.com







#### Figure 5. PMIC Power Up Sequence; w/ VR\_EN Pin followed by Bus Command



#### **Enabling PMIC Output Switch Voltage Regulators**

The Figure 7 below shows the timing relationship once the PMIC receives VR Enable command (either with VR EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus) and when it floats PWR GOOD output signal; timing parameter tPMIC PWR GOOD OUT applies. This timing parameter is a sum of maximum soft-start time and configured delay for each power-on sequence configuration registers that are executed plus additional 5ms timing margin error. The waveform shows each buck regulator output soft-start time and delay time once the soft-start time expires for each power-on sequence config0 to power-on sequence config2 registers. Note that if more than one regulators are enabled in a power-on sequence config register and if those regulators have different soft-start time programmed. then the larger value of that soft-start time is used as a reference for delay timer to start. Each regulator will still follow different soft-start time to turn on the buck regulator.

The specific example in Figure 7 uses three power-on sequence config0 to config2 registers and only one buck regulator is enabled in each power-on sequence config 0 to config 2 register.



Figure 7. RTQ5132 Rails Power On Timing

#### Secure Mode & Programmable Mode of Operation

Prior to issuing VR Enable command (either with VR\_EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus), the host must configure the register "Register 0x2F" [2] appropriately as desired. The PMIC offers two modes of operation after VR Enable command (either with VR EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus) is registered.

1. Programmable Mode - In this mode, independent of when host issues VR Enable command (either with VR\_EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus), the PMIC allows modification to any register in the host region as

desired by the host and PMIC responds appropriately.

2. Secure Mode - In this mode, In this mode, after host issues VR Enable command (either with VR\_EN pin or

on  $I^2C/I^3C$  Basic bus), the PMIC does not allow modification to registers, "Register 0x15" to "Register 0x2F", "Register0x32" [7,5:0] in the host region as well as "Register 0x40" to Register 0x6F in the DIMM vendor region. These registers are write protected. The host must power cycle the PMIC to make any modification. The PMIC power cycle is defined as complete removal of VIN\_Bulk input supply to the PMIC and this definition is applied to the entire specification.

The Secure Mode is only applicable once VR Enable command (either with VR EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus) is registered. This is important because by default, Register 0x2F''[2] = '0' when PMIC is first powered up. Prior to VR Enable command (either with VR EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus), PMIC allows modification to any

registers in the host region.

#### **Power Down Output Regulators**

Regardless of how PMIC's output regulators are turned on (w/VR\_EN pin or w/VR Enable command on  $I^2C/I^3C$ Basic bus), the PMIC's output regulators are powered down as described below depending on PMIC's mode of operation.

#### Programmable Mode Operation; R1A[4] = '0'

- The VR Disable command ("Register 0x32" [7] ='0' or VR\_EN pin transitions to low). The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers. The PMIC controls the PWR\_GOOD signal as following in bullet a and bullet b:
- (a) If VR Disable command with a pin (i.e. VR\_EN pin transitions to Low), PMIC asserts PWR\_GOOD signal Low. The host can re-enable the PMIC's output regulators by VR\_EN pin transition to High. The PMIC executes power-on sequence config 0 to power-on sequence config 2 registers and floats PWR\_GOOD signal after tPMIC\_PWR\_GOOD\_OUT timing parameter is satisfied. See Figure 26. The PMIC does not require power cycle.
- (b) If VR Disable command on a  $I^2C/I^3C$  Bus (i.e "Register 0x32" [7] = '0'), PMIC keeps the PWR\_GOOD signal floating because this is an intentional command from the host and not a fault condition. The host can re-enable the PMIC's output regulators by issuing VR\_EN command on the  $I^2C/I^3C$  bus ("Register 0x32" [7] = '1'). The PMIC executes power-on sequence config 0 to power-on sequence config 2 registers and continues to float the PWR GOOD signal until tPMIC\_PWR\_GOOD\_OUT time at which point, PMIC assumes normal control of PWR\_GOOD signal.
- (c) The simultaneous usage of VR\_EN pin and I<sup>2</sup>C/I<sup>3</sup>C bus command to turn on/off the PMIC is not allowed.
   If the VR\_EN pin transitions to Low first, the PWR\_GOOD signal follows as described in bullet

(a) and PWR\_GOOD signal remains low even if there is a subsequent  $I^2C/I^3C$  bus command as described in bullet (b).

RICHTEK

- 2. Configuring one or more bits "Register 0x2F"[6,4:3] to '0' in any specific sequence that is desired by the host. The PMIC does not execute power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") on its own. The PMIC keeps the PWR\_GOOD signal floating because this is intentional command from the host and not a fault condition. Note that host can reenable any of disabled output regulators by configuring one or more bits in "Register 0x2F" [6,4:3] to '1' in any specific sequence that is desired by the host. The PMIC keeps the PWR\_GOOD signal floating.
- If "Register 0x32" [5] = '1', driving PWR\_GOOD 3 input low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers and drives PWR GOOD signal low. The PMIC preserves all register contents including the MTP error log registers. If host re-enables PMIC's output regulators by issuing VR EN command on the  $I^2C/I^3C$  Basic bus (i.e. "Register 0x32" [7] = '1'), the PMIC executes power-on sequence config 0 to power-on sequence config 2 registers and floats PWR GOOD output signal after tPMIC PWR GOOD OUT timing parameter is satisfied. The PMIC does not require power cycle.

The PMIC, on its own, can generate internal VR Disable command at any time due to one or more events listed in "Trigger VR Disable". The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers. The PMIC asserts PWR\_GOOD signal low. The host can re-enable PMIC's output regulators with VR Enable command with either "Register 0x32" [7] ='1' or VR\_EN pin transitions to high and PMIC turns on its output regulators and floats PWR\_GOOD signal. The PMIC does not require power cycle.

# **RTQ5132**

#### Programmable Mode Operation; R1A[4] = '1'

- 1. The VR Disable command ("Register 0x32" [7] ='0' or VR\_EN pin transitions to low). The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers and enters in P1 state. The PMIC controls the PWR\_GOOD signal as following in bullet a and bullet b:
- (a) If VR Disable command with a pin (i.e. VR EN pin transitions to Low), PMIC asserts PWR\_GOOD signal Low. The host can re-enable the PMIC's output regulators by VR\_EN pin transition to High. The PMIC exits from P1 state and executes poweron sequence config 0 to power-on sequence config 2 registers and floats PWR\_GOOD signal after tPMIC\_PWR\_GOOD\_OUT timing parameter is satisfied.-
- (b) If VR Disable command on a  $I^2C/I^3C$  Basic Bus (i.e "Register 0x32"[7] ='0'), PMIC keeps the PWR\_GOOD signal floating because this is an intentional command from the host and not a fault condition. The PMIC exits from P1 state with only VR\_EN pin transition to High. The host can reenable the PMIC's output regulators by VR EN pin transition to High and PMIC executes power-on sequence config 0 to power-on sequence config 2 registers. The PMIC continues to float PWR\_GOOD until tPMIC\_PWR\_GOOD\_OUT timing signal parameter is satisfied and at that point PMIC assumes normal control of PWR\_GOOD signal.
- (c) The simultaneous usage of VR\_EN pin and  $I^2C/I^3C$ bus command to turn on/off the PMIC is not allowed. If the VR\_EN pin transitions to Low first, the PWR GOOD signal follows as described in bullet (a) and PWR\_GOOD signal remains low even if there is a subsequent  $I^2C/I^3C$  bus command as described in bullet (b).
- 2. Configuring one or more bits in "Register 0x2F" [6,4:3] to '0' in any specific sequence that is desired by the host. The PMIC does not execute power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") on its own. The PMIC keeps the PWR GOOD signal floating

because this is intentional command from the host and not a fault condition. Note that host can reenable any of disabled output regulators by configuring one or more bits in "Register 0x2F"[6,4:3] to '1' in any specific sequence that is desired by the host. The PMIC keeps the PWR\_GOOD signal floating.

3. If "Register 0x32" [5] = '1', driving PWR GOOD input low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") to preserve the appropriate voltage relationship as configured in the registers and drives PWR\_GOOD signal low. The PMIC preserves all register contents including the MTP error log registers. The PMIC does not enter in P1 state. If host re-enables PMIC's output regulators by issuing VR EN command on  $I^2C/I^3C$ Basic bus (i.e. "Register 0x32" [7] = '1'), the PMIC executes power-on sequence config 0 to power-on 2 sequence config registers and floats PWR GOOD signal after tPMIC PWR GOOD OUT timing parameter is satisfied. The PMIC does not require power cycle.

The PMIC, on its own, can generate internal VR Disable command at any time due to one or more events listed in "Trigger VR Disable". The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") to preserve the appropriate voltage relationship as configured in the registers. The PMIC does not enter in P1 state. The PMIC assert PWR\_GOOD signal low. The host can reenable PMIC's output regulators with VR Enable command with either "Register 0x32" [7] = '1' or VR\_EN pin transitions to high and PMIC turns on its output regulators and floats PWR GOOD signal. The PMIC does not require power cycle.

#### Secure Mode Operation; R1A[4] = '0'

The PMIC allows host to power down any or all output regulators by any of the two methods below.

- 1. The VR Disable command with VR EN pin transitions to low. The PMIC asserts PWR GOOD signal Low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers. The host can re-enable the PMIC's output regulators by VR\_EN pin transition to High. The PMIC executes power-on sequence config 0 to power-on sequence config 2 registers and floats PWR GOOD signal after tPMIC\_PWR\_GOOD\_OUT timing parameter is satisfied. See Figure 30. The PMIC does not require power cycle. Note that VR Disable or Enable command on a I<sup>2</sup>C/I<sup>3</sup>C Basic Bus (i.e "Register 0x32" [7] = '0' or '1') has no effect on the PMIC. Also, configuring one or more bits in "Register0x2F" [6,4:3] to '0' has no effect on the PMIC. See Figure 31.
- 2. If "Register 0x32" [5] ='1', driving PWR GOOD input low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") to preserve the appropriate voltage relationship as configured in the registers; drives PWR\_GOOD signal low and unlocks only "Register 0x32" [7]. The PMIC preserves all register contents including the MTP error log registers and keeps all write protect registers locked except for the "Register 0x32" [7]. When host issues VR Enable command by  $I^2C/I^3C$ Basic bus, the PMIC executes Power-on sequence config 0 to Power-on sequence config 2 registers, PWR GOOD output floats signal after tPMIC PWR GOOD OUT timing parameter is satisfied and re-locks register "Register 0x32" [7]. The PMIC does not require power cycle to reenable PMIC's output regulators.

The PMIC, on its own, can generate internal VR Disable command at any time due to one or more events listed in "Trigger VR Disable". The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") to preserve the appropriate voltage relationship as configured in the registers. The PMIC assert PWR\_GOOD signal low. The PMIC requires power cycle. The VR Enable command with, "Register 0x32" [7] = '1' or VR\_EN pin transitions to high has no effect on PMIC and PMIC keeps it PWR\_GOOD signal low.

#### Secure Mode Operation; R1A[4] = '1'

The PMIC allows host to power down any or all output regulators by any of the two methods below.

- 1. The VR Disable command with VR EN pin transitions to low. The PMIC asserts PWR GOOD signal Low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers and enters in P1 state. The host can reenable the PMIC's output regulators by VR EN pin transition to High. The PMIC exits from P1 state and executes power-on sequence config 0 to config 2 registers and floats PWR GOOD signal after tPMIC\_PWR\_GOOD\_OUT timing parameter is satisfied. Note that VR Disable or Enable command on a  $I^2C/I^3C$  Basic Bus (i.e "Register 0x32" [7] = '0' or '1') has no effect on the PMIC. Also, configuring one or more bits in "Register0x2F" [6,4:3] to '0' has no effect on the PMIC.
- 2. If "Register 0x32" [5] ='1', driving PWR GOOD input low. The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,") to preserve the appropriate voltage relationship as configured in the registers; drives PWR GOOD signal low and unlocks only "Register 0x32" [7]. The PMIC preserves all register contents including the MTP error log registers and keeps all write protect registers locked except for the "Register 0x32" [7]. When host issues VR Enable command by I<sup>2</sup>C/I<sup>3</sup>C Basic bus, the PMIC executes Power-on sequence config 0 to Power-on sequence config 2 registers, PWR GOOD output signal floats after tPMIC PWR GOOD OUT timing parameter is satisfied and re-locks register "Register 0x32" [7]. The PMIC does not require power cycle to reenable PMIC's output regulators.

The PMIC, on its own, can generate internal VR Disable command at any time due to one or more events listed in "Trigger VR Disable". The PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A") to preserve the appropriate voltage relationship as configured in the registers. The PMIC does not enter in P1 state. The PMIC assert PWR\_GOOD signal low. The PMIC requires power cycle. The VR Enable command with either Table 138, "Register 0x32" [7] = '1' or VR\_EN pin transitions to high has no effect on PMIC and PMIC keeps it PWR\_GOOD signal low.

#### **PMIC Output Rail Off Timing**

The Figure 8 below shows the timing relationship once the PMIC registers VR Disable command internally due to fault condition as listed in "Events Interrupt Summary". The waveform shows each buck regulator output softstop time and delay time once the soft-stop time expires from each power-off sequence config0 to power-off sequence config2 registers. Note that if more than one regulators are disabled in a power-off sequence config register and if those regulators have different soft-stop time programmed, then the larger value of that soft-stop time is used as a reference for delay timer to start. Each regulator will still follow different soft-stop time to turn off the buck regulator.

The specific example in Figure 8 uses only three poweroff sequence config0 to config2 registers and only one buck regulator is disabled in power-off sequence config 0, config 1 and config 2 registers.



Figure 8. PMIC Power Off Timing Due to Internal Fault Condition

# RICHTEK

#### GSI\_n Signal

The RTQ5132 features a general purpose interrupt, GSI\_n, for signaling any other event to the user. The GSI\_n is an open-drain output pin which needs an external pull-up resistor (~ $10k\Omega$ ) to 3.3V or 1.8V.

The interrupts are active Low "latched" signal (when an interrupt event occurs in the RTQ5132, a low level shall be output on the corresponding interrupt pin).

The interrupt pin is held low until both of the following requirements are met:

(1) The condition causing the interrupt (or others condition has occurred since) no longer persists.

(2) The register is cleared through I<sup>2</sup>C or I<sup>3</sup>C write to the clear bit.

All warning status bits should be latched to '1' (based on their condition occurring). The latch shall remain a '1' until the corresponding clear bit is written with a '1'. If an exception bit is cleared, but the condition continues to persist, a new interrupt will be generated (as if it is a new condition).

When GSI\_n signal is asserted, the PMIC continues to operate as normal.

The user can query appropriate status registers to determine and isolate the cause of the GSI\_n signal assertion.

| No | Event Description                                             |
|----|---------------------------------------------------------------|
| 1  | Input (VIN_BULK) Power Good status.                           |
| 2  | Input (VIN_BULK) Overvoltage protection.                      |
| 3  | Output (SW[A:C] or VLDO_1.8V, VLDO_1.0V) Power Good status.   |
| 4  | Output (SW[A:C]) Overvoltage protection.                      |
| 5  | Output (SW[A:C]) Undervoltage Lockout protection.             |
| 6  | LDO Output or VIN_BULK Input Undervoltage Lockout protection. |
| 7  | Output (SW[A:C]) Current Limiter Warning event.               |
| 8  | Output (SW[A:C]) High Current Consumption Warning event.      |
| 9  | PMIC High Temperature Warning status.                         |
| 10 | PMIC Critical Temperature protection.                         |
| 11 | PEC Error.                                                    |
| 12 | Parity Error.                                                 |

#### Table 1. Summary of GSI\_n Assertion Events

#### Idle State and Quiescent Power State

Quiescent Power State definition: VIN\_Bulk nominal = 5.0V. All circuits including PMIC switch output and LDO output regulators are off. VR\_EN signal is at static low or high level.  $I^2C$  or  $I^3C$  Basic interface access is not allowed and is pulled high. PID signal is at static low or high level. This state is only applicable if "Register 0x1A"[4] = '1'. This state is labeled as P1 state in below.

Idle Power State definition: VIN\_Bulk nominal = 5.0V. All circuits including PMIC switch output and LDO output regulators are on with 0A load. VR\_EN signal is at static low or high level.  $I^2C$  or  $I^3C$  Basic interface access is allowed but bus is pulled high. PID signal is at static low or high level. This state is only applicable if "Register 0x1A"[4] = '0'. This state is the same as P3 state but load on all switch outputs regulators and LDO output regulators is 0A.

| State                                             | Description                                                                                                                                                                                                             |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0                                                | 1. VIN_Bulk invalid                                                                                                                                                                                                     |
| P1                                                | <ol> <li>R1A[4] = '1'</li> <li>Entry from P3 State Only</li> </ol>                                                                                                                                                      |
| P2_B                                              | <ol> <li>Transient from P0 or P1 State; Before VR Enable Command</li> <li>All Switch Regulators are Off</li> <li>All LDOs are on</li> <li>PWR_GOOD Output = L</li> <li>VR_EN Input = L</li> <li>R32[7] = '0'</li> </ol> |
| P2_A1 (No Fault Event)                            | <ol> <li>All registers are readable. All non-protect registers are writable.</li> <li>All enabled output rails are active.</li> <li>PWR_GOOD is high.</li> </ol>                                                        |
| P2_A2 (Fault Event)                               | <ol> <li>Transition from P3; After VR Enable Command</li> <li>All Switch Regulators are Off</li> <li>All LDOs are ON</li> <li>PWR_GOOD Output = L</li> <li>VR_EN Input = L or H</li> <li>R32[7] = '0'</li> </ol>        |
| P3 (Regulation Mode or<br>Bulk Link Monitor Mode) | <ol> <li>All Switch Regulators are On</li> <li>R32[7] = '1'</li> </ol>                                                                                                                                                  |

#### Function Interrupt - PWR\_GOOD and GSI\_n Output Signals

This section defines the output functionality of GSI\_n pin and PWR\_GOOD pin.

When mask register bits are not set, the RTQ5132 asserts its GSI\_n output and PWR\_GOOD output signals as shown in Table 3 when any event occurs. The table also highlights more events that cause RTQ5132 to generate internally VR Disable command. For remaining events that does not trigger internal VR Disable command, the RTQ5132 continues to operate as normal.

| Status Event                      | Status Bit | Clear Bit | Mask Bit | Threshold<br>Setting  | VR Disable<br>Trigger? | PWR_GOOD<br>Output | GSI_n |
|-----------------------------------|------------|-----------|----------|-----------------------|------------------------|--------------------|-------|
| VIN_BULK Overvoltage              | R08[0]     | R10[0]    | R15[0]   | R1B[7]                | Yes                    | Low                | Low   |
| SWA Output Power<br>Good          | R08[5]     | R10[5]    | R15[5]   | R21[1:0],<br>R22[7:6] | No                     | Low                | Low   |
| SWB Output Power<br>Good          | R08[3]     | R10[3]    | R15[3]   | R25[1:0],<br>R26[7:6] | No                     | Low                | Low   |
| SWC Output Power<br>Good          | R08[2]     | R10[2]    | R15[2]   | R27[1:0],<br>R28[7:6] | No                     | Low                | Low   |
| 1.8V LDO Power Good               | R09[5]     | R11[5]    | R16[5]   | R1A[2]                | No                     | Low                | Low   |
| 1.0V LDO Power Good               | R33[2]     | R14[2]    | R19[2]   | R1A[0]                | No                     | Low                | Low   |
| SWA Output<br>Overvoltage         | R0A[7]     | R12[7]    | R17[7]   | R22[5:4]              | Yes                    | Low                | Low   |
| SWB Output<br>Overvoltage         | R0A[5]     | R12[5]    | R17[5]   | R26[5:4]              | Yes                    | Low                | Low   |
| SWC Output<br>Overvoltage         | R0A[4]     | R12[4]    | R17[4]   | R28[5:4]              | Yes                    | Low                | Low   |
| SWA Output<br>Undervoltage        | R0B[3]     | R13[3]    | R18[3]   | R22[3:2]              | Yes                    | Low                | Low   |
| SWB Output<br>Undervoltage        | R0B[1]     | R13[1]    | R18[1]   | R26[3:2]              | Yes                    | Low                | Low   |
| SWC Output<br>Undervoltage        | R0B[0]     | R13[0]    | R18[0]   | R28[3:2]              | Yes                    | Low                | Low   |
| SWA Output Current<br>Limit       | R0B[7]     | R13[7]    | R18[7]   | R20[7:6]              | No                     | High               | Low   |
| SWB Output Current<br>Limit       | R0B[5]     | R13[5]    | R18[5]   | R20[3:2]              | No                     | High               | Low   |
| SWC Output Current<br>Limit       | R0B[4]     | R13[4]    | R18[4]   | R20[1:0]              | No                     | High               | Low   |
| SWA Output High<br>Current /Power | R09[3]     | R11[3]    | R16[3]   | R1C[7:2]              | No                     | High               | Low   |
| SWB Output High<br>Current /Power | R09[1]     | R11[1]    | R16[1]   | R1E[7:2]              | No                     | High               | Low   |

#### Table 3. Events Interrupt Summary

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

# **RTQ5132**

| Status Event                      | Status Bit | Clear Bit | Mask Bit | Threshold<br>Setting | VR Disable<br>Trigger? | PWR_GOOD<br>Output | GSI_n |
|-----------------------------------|------------|-----------|----------|----------------------|------------------------|--------------------|-------|
| SWC Output High<br>Current /Power | R09[0]     | R11[0]    | R16[0]   | R1F[7:2]             | No                     | High               | Low   |
| High Temperature<br>Warning       | R09[7]     | R11[7]    | R16[7]   | R1B[2:0]             | No                     | High               | Low   |
| Critical Temperature              | R08[6]     | N/A       | N/A      | R2E[2:0]             | Yes                    | Low                | Low   |
| PEC Error                         | R0A[3]     | R12[3]    | R17[3]   | N/A                  | No                     | High               | Low   |
| Parity Error                      | R0A[2]     | R12[2]    | R17[2]   | N/A                  | No                     | High               | Low   |

• The host is expected to read appropriate status registers to determine and isolate the cause of the GSI\_n signal assertion or PWR\_GOOD signal assertion. The host may attempt to clear or mask the appropriate corresponding interrupt event. The PMIC keeps the GSI\_n signal asserted or PWR\_GOOD signal asserted until the appropriate corresponding registers are explicitly cleared or masked by the host. Table 3 and Table 4 shows the PMIC's response of GSI\_n signal and PWR\_GOOD output signal for each event before and after host issues the Clear command. The Table 3 and Table 4 assumes that all mask bits are either '0' or '1' for simplicity.





| Table 4. RTQ5132 Response for Clear Command by Host (Part I) |                                        |                 |                                                             |                 |                                        |                 |                                                             |                 |
|--------------------------------------------------------------|----------------------------------------|-----------------|-------------------------------------------------------------|-----------------|----------------------------------------|-----------------|-------------------------------------------------------------|-----------------|
|                                                              | Event Occurred;<br>All Mask Bits = "0" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "0" |                 | Event Occurred;<br>All Mask Bits = "1" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1" |                 |
| Event                                                        |                                        |                 | R2F[1:0] = "00" or<br>"01" or "10"                          |                 | R2F[1:0] = "00"                        |                 | R2F[1:0] = "00"                                             |                 |
|                                                              | PWR_G<br>OOD<br>Output                 | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                      | GSI_n<br>Output | PWR_G<br>OOD<br>Output                 | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                      | GSI_n<br>Output |
| VIN_BULK<br>Overvoltage                                      | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWA Output Power<br>Good                                     | Low                                    | Low             | High                                                        | High            | Low                                    | High            | High                                                        | High            |
| SWB Output Power<br>Good                                     | Low                                    | Low             | High                                                        | High            | Low                                    | High            | High                                                        | High            |
| SWC Output Power<br>Good                                     | Low                                    | Low             | High                                                        | High            | Low                                    | High            | High                                                        | High            |
| 1.8V LDO Power<br>Good                                       | Low                                    | Low             | High                                                        | High            | Low                                    | High            | High                                                        | High            |
| 1.0V LDO Power<br>Good                                       | Low                                    | Low             | High                                                        | High            | Low                                    | High            | High                                                        | High            |
| SWA Output<br>Overvoltage                                    | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWB Output<br>Overvoltage                                    | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWC Output<br>Overvoltage                                    | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWA Output<br>Undervoltage                                   | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWB Output<br>Undervoltage                                   | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWC Output<br>Undervoltage                                   | Low                                    | Low             | Low                                                         | High            | Low                                    | High            | Low                                                         | High            |
| SWA Output Current<br>Limit                                  | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| SWB Output Current<br>Limit                                  | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| SWC Output Current<br>Limit                                  | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| SWA Output High<br>Current /Power                            | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| SWB Output High<br>Current /Power                            | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |



|                                   | Event Occurred;<br>All Mask Bits = "0" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "0" |                 | Event Occurred;<br>All Mask Bits = "1" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1" |                 |
|-----------------------------------|----------------------------------------|-----------------|-------------------------------------------------------------|-----------------|----------------------------------------|-----------------|-------------------------------------------------------------|-----------------|
| Event                             |                                        |                 | R2F[1:0] = "00" or<br>"01" or "10"                          |                 | R2F[1:0] = "00"                        |                 | R2F[1:0] = "00"                                             |                 |
|                                   | PWR_G<br>OOD<br>Output                 | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                      | GSI_n<br>Output | PWR_G<br>OOD<br>Output                 | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                      | GSI_n<br>Output |
| SWC Output High<br>Current /Power | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| High Temperature<br>Warning       | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| Critical Temperature              | Low                                    | Low             | Power<br>Cycle                                              | Power<br>Cycle  | Low                                    | Low             | Power<br>Cycle                                              | Power<br>Cycle  |
| PEC Error                         | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |
| Parity Error                      | High                                   | Low             | High                                                        | High            | High                                   | High            | High                                                        | High            |

Table 5 shows the RTQ5132's response of GSI\_n signal and PWR\_GOOD signal for each event before and after user issues the Clear command. The table assumes that all mask bits are '1'.

# RICHTEK

| Table 5. RTQ5132 Response for Clear Command by Host (Part II) |                                        |                 |                        |                                                             |                        |                                        |                        |                                                             |  |
|---------------------------------------------------------------|----------------------------------------|-----------------|------------------------|-------------------------------------------------------------|------------------------|----------------------------------------|------------------------|-------------------------------------------------------------|--|
|                                                               | Event Occurred;<br>All Mask Bits = "1" |                 | Event Not              | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1" |                        | Event Occurred;<br>All Mask Bits = "1" |                        | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1" |  |
| Event                                                         | R2F[1:0                                | ] = "01"        | R2F[1:0                | ] = "01"                                                    | R2F[1:0                | ] = "10"                               | R2F[1:0                | ] = "10"                                                    |  |
|                                                               | PWR_G<br>OOD<br>Output                 | GSI_n<br>Output | PWR_G<br>OOD<br>Output | GSI_n<br>Output                                             | PWR_G<br>OOD<br>Output | GSI_n<br>Output                        | PWR_G<br>OOD<br>Output | GSI_n<br>Output                                             |  |
| VIN_BULK<br>Overvoltage                                       | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWA Output Power<br>Good                                      | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWB Output Power<br>Good                                      | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWC Output Power<br>Good                                      | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| 1.8V LDO Power<br>Good                                        | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| 1.0V LDO Power<br>Good                                        | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWA Output<br>Overvoltage                                     | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWB Output<br>Overvoltage                                     | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWC Output<br>Overvoltage                                     | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWA Output<br>Undervoltage                                    | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWB Output<br>Undervoltage                                    | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWC Output<br>Undervoltage                                    | Low                                    | Low             | Low                    | High                                                        | Low                    | High                                   | Low                    | High                                                        |  |
| SWA Output<br>Current Limit                                   | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWB Output<br>Current Limit                                   | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWC Output<br>Current Limit                                   | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWA Output High<br>Current /Power                             | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |
| SWB Output High<br>Current /Power                             | High                                   | Low             | High                   | High                                                        | High                   | High                                   | High                   | High                                                        |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

# **RTQ5132**

|                                   | Event Occurred;<br>All Mask Bits = "1"<br>R2F[1:0] = "01" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1"<br>R2F[1:0] = "01" |                 | Event Occurred;<br>All Mask Bits = "1"<br>R2F[1:0] = "10" |                 | Clear Command;<br>Event Not Present;<br>All Mask Bits = "1" |                 |
|-----------------------------------|-----------------------------------------------------------|-----------------|--------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------|-----------------|-------------------------------------------------------------|-----------------|
| Event                             |                                                           |                 |                                                                                |                 |                                                           |                 | R2F[1:0] = "10"                                             |                 |
|                                   | PWR_G<br>OOD<br>Output                                    | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                                         | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                    | GSI_n<br>Output | PWR_G<br>OOD<br>Output                                      | GSI_n<br>Output |
| SWC Output High<br>Current /Power | High                                                      | Low             | High                                                                           | High            | High                                                      | High            | High                                                        | High            |
| High Temperature<br>Warning       | High                                                      | Low             | High                                                                           | High            | High                                                      | High            | High                                                        | High            |
| Critical Temperature              | Low                                                       | Low             | Power<br>Cycle                                                                 | Power<br>Cycle  | Low                                                       | Low             | Power<br>Cycle                                              | Power<br>Cycle  |
| PEC Error                         | High                                                      | Low             | High                                                                           | High            | High                                                      | High            | High                                                        | High            |
| Parity Error                      | High                                                      | Low             | High                                                                           | High            | High                                                      | High            | High                                                        | High            |

Note that when user masks any of the event in appropriate register, it only masks the assertion of GSI\_n output signal or assertion of PWR\_GOOD output signal. The PMIC functional behavior remains the same as noted for each event other than assertion of GSI\_n output signal and assertion of PWR\_GOOD output signal.

# RICHTEK

#### **Power Good Signal**

The PWR\_GOOD output signal type can be configured as either output only or input and output through register "Register 0x32"[5]. By default, PWR\_GOOD is an output signal. The PWR\_GOOD signal can only be configured once, at power on, before issuing VR Enable command (either with VR\_EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus).The PWR\_GOOD signal configuration applies to both secure mode or programmable mode of operation.

#### Power Good as Output Only Signal

When "Register 0x32" [5] = '0', the PWR\_GOOD signal type is output only; the input of PWR GOOD signal is ignored. The PMIC PWR GOOD pin indicates status of VIN\_Bulk input supply and all output regulators (VOUT A, VOUT B, VOUT C, VOUT 1.8V, VOUT 1.0V). The PMIC floats PWR GOOD pin when VIN Bulk input supply is valid and all enabled output regulator's (VOUT A, VOUT B, VOUT C, VOUT 1.8V, VOUT 1.0V) tolerances are maintained as configured in the appropriate register space. At first power up, when input supply VIN Bulk is ramped up and stable, the PMIC keeps PWR\_GOOD pin asserted to low; however PMIC updates corresponding status register. By default, the register "Register 0x32"[5] = '0'. Once PMIC receives VR Enable command (either with VR EN pin or on I<sup>2</sup>C/I<sup>3</sup>C Basic bus) from the host, the PMIC enables all appropriate output regulators and updates corresponding status registers and enters into operating state called as "Regulation". At this point, PMIC floats PWR GOOD pin and the external board pullup resistor pulls the pin high as there may be other PMIC on different DIMM may be driving the PWR GOOD pin low. Once the PWR GOOD pin is pulled high (i.e no other PMIC is driving the PWR GOOD pin low), the PMIC remains in "Regulation" state.

Once the PWR\_GOOD pin is high, if PMIC detects any condition either on VIN\_Bulk input supply or any of the output regulators (VOUT\_A, VOUT\_B, VOUT\_C, VOUT\_1.8V, VOUT\_1.0V) that causes the PMIC to update it status registers to indicate the power status is not good, then PMIC asserts PWR\_GOOD pin low and keeps it asserted until the host explicitly takes a specific action corresponding to it. The PMIC does not

automatically let the PWR\_GOOD pin float (i.e get High) even if the condition that triggered the PMIC to assert the PWR\_GOOD pin no longer exists. In other words, the PMIC's PWR\_GOOD pin is latched and once latched, it must be explicitly addressed by the host.

#### PWR\_GOOD as Input & Output Signal

When "Register 0x32" [5] = '1', the PWR\_GOOD signal type is both input and output and is only applicable after host issues VR Enable command (either with VR\_EN pin or on  $I^2C/I^3C$  Basic bus). Also note that simultaneous usage of PWR\_GOOD pin as IO and VR\_EN pin is not allowed and considered an illegal configuration. In other words, if VR\_EN pin is intended to be used to turn on and turn off output rails, the PWR\_GOOD pin must be configured as output only. If PWR\_GOOD pin is intended to be used as IO, the VR\_EN pin must be connected to GND on the board.

The PMIC PWR\_GOOD pin indicates status of VIN\_Bulk input supply and all output regulators (VOUT\_A,VOUT\_B, VOUT\_C, VOUT\_1.8V, VOUT\_1.0V). The PMIC floats PWR\_GOOD pin when VIN\_Bulk input supply is valid and all enabled output regulator's (VOUT\_A, VOUT\_B, VOUT\_C, VOUT\_1.8V, VOUT\_1.0V) tolerances are maintained as configured in the appropriate register space.

At first power up, when input supply VIN\_Bulk is ramped up and stable, the PMIC keeps PWR GOOD pin asserted to low; however PMIC updates corresponding status register. The host, prior to issuing VR Enable command on I<sup>2</sup>C/ I<sup>3</sup>C Basic bus, can configure the register "Register 0x32" [5] = '1'.When host issues VR Enable command on  $I^2C/I^3C$  Basic bus, the PMIC turns on its output regulators and updates corresponding status registers and enters into operating state called "Regulation". At this point, the PMIC floats PWR GOOD pin and waits for external board pullup resistor to pull the pin high as there may be other PMIC on different DIMM may be driving the PWR GOOD pin low. Once the PWR\_GOOD pin is pulled high (i.e no other PMIC is driving the PWR GOOD pin low), the PMIC automatically enters in to operating state called "Bulk Control Link Monitor".

Once the PWR\_GOOD pin is high, if PMIC detects any condition either on VIN\_Bulk input supply or any of the

# **RTQ5132**

output regulators (VOUT\_A, VOUT\_B, VOUT\_C, VOUT 1.8V, VOUT 1.0V) that causes the PMIC to update it status registers to indicate the power status is not good, then PMIC asserts PWR GOOD pin low and keeps it asserted until the host explicitly takes a specific action corresponding to it. The PMIC does not automatically let the PWR GOOD pin float (i.e get High) even if the condition that triggered the PMIC to assert the PWR\_GOOD pin no longer exists. In other words, the PMIC's PWR GOOD pin is latched and once latched, it must be explicitly addressed by the host.

If PMIC is operating in Secure mode of operation, PMIC allows PWR\_GOOD input signal low at any time. The host must keep the PWR\_GOOD signal low for minimum tPWR\_GOOD\_Low\_Pulse\_Width to issue command to PMIC to execute VR Disable. When PMIC detects PWR\_GOOD signal low, the PMIC internally triggers VR Disable command and shuts off all output regulators (the PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A"); drives PWR GOOD signal low and unlocks only "Register 0x32" [7]. The PMIC preserves all register contents including the MTP error log registers and keeps all write protect registers locked except for the "Register 0x32" [7]. As long as there is valid VIN\_Bulk input supply, the PMIC allows read access to all its configuration registers. The PMIC allows write access to non-locked configuration registers and register "Register 0x32" [7]. If host issues VR Enable command by I<sup>2</sup>C/I<sup>3</sup>C bus, the PMIC executes Power-on sequence config 0 to Power-on sequence config 2 registers, floats PWR\_GOOD output signal and re-locks register "Register 0x32" [7].

If PMIC is in Programmable mode of operation, PMIC allows PWR\_GOOD input signal low at any time. The host must keep the PWR GOOD signal low for minimum tPWR\_GOOD\_Low\_Pulse\_Width to issue command to PMIC to execute VR Disable. When PMIC detects PWR\_GOOD signal low, the PMIC internally triggers VR Disable command and shuts off all output regulators (the PMIC executes power-off sequence config0 ("Register 0x58") to power-off sequence config2 ("Register 0x5A,"); drives PWR\_GOOD signal low. The PMIC preserves all register contents including the MTP error log registers. As long as there is valid VIN\_Bulk input supply, the PMIC allows read and write access to all its configuration registers. The host can issue VR Enable command with VR EN command on I<sup>2</sup>C/I<sup>3</sup>C Basic bus (i.e. Register 0x32" [7] = '1') again to turn on the PMIC's output regulator and PMIC will execute Power On Config0 to Config2 registers and floats PWR GOOD output signal.

#### **Input Overvoltage Protection**

An input overvoltage protection mechanism is implemented to limit the voltages to the RTQ5132. The RTQ5132 actively monitors the input voltage VIN\_BULK rail.

There are conditions where RTQ5132 recognizes the input overvoltage event.

(1) VIN\_BULK input goes above the threshold set in "Register 0x1B" [7].

When either one event occurs for a period longer than tInput OV GSI Assertion time (max. = 10µs), then RTQ5132 sets the "Register 0x08" [1:0] accordingly and drives GSI\_n output signal as shown in Table 3 at the same time. Note that at this point, the RTQ5132 does not assert PWR GOOD output signal. The RTQ5132 allows access to all registers and continues to operate as normal. The host can clear the VIN BULK input overvoltage status register by writing '1' to "Register 0x10" [1:0] appropriately or by writing '1' to global status clear "Register 0x14" [0]. If the input overvoltage condition is still present, then RTQ5132 will continue to assert GSI n output signal and the status "Register 0x08" [1:0] will remain at '1'.

In non-write protect mode, if VIN BULK input supply persists overvoltage condition greater than tInput OV VR Disable time (max. = 20µs), then RTQ5132 internally generates VR Disable command and disables all of its switching output regulators and asserts PWR\_GOOD signal. The output regulators stop switching once VR disable command is issued by RTQ5132, and following the power-off sequence Config0 to Config3 to discharge the output voltage by an internal discharging resistor. The RTQ5132 keeps VLDO 1.8V and VLDO 1.0V LDO output regulators active. The RTQ5132 allows access to all registers. The user can query the PMIC register space to determine the cause of the PWR GOOD signal assertion and

GSI n signal assertion. Once user determines the cause, the user must first clear the VIN BULK input overvoltage status register as well as any other relevant status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI n signal to be de-asserted. If the input overvoltage condition is still present, then RTQ5132 will continue to assert GSI n output signal and the status "Register 0x08" [0] will remain at '1'. Once the status register is cleared and GSI n output signal is de-asserted, the user may re-enable the RTQ5132's output switching regulator by issuing VR Enable command. The RTQ5132 enables output switching regulators and ensures PWR\_GOOD signal is floated when all of its output regulators are normal and input overvoltage condition is no longer present.

In write protect mode, if VIN\_BULK input supply overvoltage condition persists greater than tInput\_OV\_VR\_Disable time (max. = 20µs), then RTQ5132 internally generates VR Disable command and disables all of its switching output regulators by executing Power-off sequence configuration registers, asserts PWR\_GOOD signal low and returns to configuration mode. The RTQ5132 keeps its VLDO 1.8V and VLDO 1.0V output regulators active.

#### Output Power Good Status (SWABC, LDO\_1.8V,

#### LDO\_1.0V)

The RTQ5132 provides output power good indicators to determine that the output regulators have crossed the desired voltage tolerance from its nominal programmed setting. The nominal programmed setting for output regulator SWA, SWB and SWC is programmed in "Register 0x21" [7:1], "Register 0x25" [7:1] and "Register 0x27" [7:1] respectively. The RTQ5132 offers the PWR\_GOOD condition to be set independently for low-side threshold and high-side threshold regarding to voltage regulators (SWA, SWB, and SWC). In addition, there are two LDO regulators: VLDO\_1.8V and VLDO\_1.0V in the RTQ5132.

There are four possibilities where RTQ5132 recognizes the output power good event for any output regulator.

(1) Output voltage goes below the threshold set in "Register 0x21" [0] for SWA or "Register 0x25" [0] for SWB or "Register 0x27" [0] for SWC. (2) Output voltage goes above the threshold set in "Register 0x22" [7:6] for SWA or "Register 0x26" [7:6] for SWB or "Register 0x28" [7:6] for SWC.

(3) LDO output VLDO\_1.8V goes below the threshold set in "Register 0x1A" [2].

(4) LDO output VLDO\_1.0V goes below the threshold set in "Register 0x1A" [0].

When either event occurs for a period longer than Output\_PWR\_GOOD\_GSI\_Assertion time (max. =  $10\mu$ s), then RTQ5132 sets the "Register 0x08" [5:2] or "Register 0x09" [6:5] or "Register 0x33" [2] appropriately and drives PWR\_GOOD and GSI\_n output signal as shown in Table 3 at the same time. The RTQ5132 continues to operate but DDR5 DIMM functionality may not be guaranteed.

The user can query the register space to determine and identify the cause of the PWR\_GOOD signal assertion and GSI n signal assertion. Once user determines the cause, the user may clear the appropriate status register individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI n signal to be de-asserted and PWR GOOD signal to be de-asserted. If the output power not good condition is still present then RTQ5132 will continue to assert GSI n output signal and assert PWR GOOD signal and the appropriate status "Register 0x08" [5:2] or "Register 0x09" [6:5] or "Register 0x33" [2] will remain at '1'. If the output power not good condition persists, the user may set the appropriate mask register to remove GSI n or PWR\_GOOD output signal as shown in Table 4 and Table 5.

#### **Output Overvoltage Protection (SWABC)**

An output overvoltage protection mechanism is implemented to limit the voltages on the RTQ5132 output regulators. The RTQ5132 actively monitors the output voltage on each enabled regulator.

There are three possibilities where RTQ5132 recognizes the overvoltage event.

(1) SWA output regulator goes above the threshold set in "Register 0x22" [5:4].

(2) SWB output regulator goes above the threshold set in "Register 0x26" [5:4].

(3) SWC output regulator goes above the threshold set

#### in "Register 0x28" [5:4].

According to different DDR5 application environments, the "Register 0x4F" [7] has different setting.

Condition1. DDR5 SODIMM/UDIMM Environment - "Register 0x4F" [7] = '0':

In non-write protect mode, if any output overvoltage condition persists longer than tOutput\_OV\_VR\_Disable time (max. =  $20\mu$ s), then RTQ5132 internally generates VR Disable command and disables all of its switching regulators, sets "Register 0x0A" output [7:4] appropriately, asserts PWR\_GOOD and asserts GSI n output signal. The output regulators stop regulation once VR disable command is issued by RTQ5132, and following the power-off sequence Config0 to Config3 to discharge the output voltage by tracking the soft-stop ramping down voltage. In order to prevent catastrophic condition that VPP(SWC) voltage is lower than VDD(SWA) or VDDQ(SWB) during power off, the RTQ5132 postpones the power-off sequence of VPP(SWC) until the VDD(SWA) and VDDQ(SWB) has been powered off as OVP event is detected. The VLDO\_1.8V and VLDO\_1.0V LDO output regulators keep active.

The user can query the register space to determine the cause of the PWR\_GOOD signal assertion and GSI\_n signal assertion. Once user determines the cause, the user must first clear the appropriate output overvoltage status register as well as any other relevant status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. Once the status register is cleared and GSI\_n output signal is de-asserted, the user may re-enable the PMIC's output switching regulator by issuing VR Enable command. The RTQ5132 enables output switching regulators and ensures PWR\_GOOD signal is floated when all of its output regulators are normal.

In write protect mode, if any output overvoltage condition persists greater than tOutput\_OV\_VR\_Disable time (max. = 20µs) then RTQ5132 internally generates VR Disable command and disables all of its switching output regulators by executing Power-off sequence configuration registers, asserts PWR\_GOOD signal low and returns to configuration mode. The RTQ5132 keeps its

VLDO\_1.8V and VLDO\_1.0V output regulators active. Condition2. DDR5 UDIMM or Other Custom Environment - "Register 0x4F" [7] = '1'

In non-write protect mode, if any output overvoltage condition persists longer than tOutput\_OV\_VR\_Disable time (max. =  $20\mu$ s), then RTQ5132 internally generates VR Disable command to disable only the affected switching output regulator, sets "Register 0x0A" [7:4] appropriately, asserts PWR\_GOOD and asserts GSI\_n output signal and continues to operate normal on other output regulators. Once the affected switching output regulator stops switching and turns on the internal discharging resistor. The VLDO\_1.8V and VLDO\_1.0V LDO output regulators keep active.

The user may query the register space to determine the cause of the PWR\_GOOD signal assertion and GSI\_n signal assertion. Once user determines the cause, the user must first clear the appropriate output overvoltage status register as well as any other relevant status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted.

Once the status register is cleared and GSI\_n output signal is de-asserted, the user can re-enable the RTQ5132's output switching regulator by issuing VR Enable command. The RTQ5132 enables output switching regulator and floats PWR\_GOOD signal when all of its output regulators are normal. Note that in this case, though user issues VR Enable command, it only turns on the affected regulator that was disabled, other rails keep operating normally.

It should be noticed that the write protect mode is not allowed when "Register 0x4F" [7] = '1'.

# Output Undervoltage & VIN\_BULK Undervoltage Lockout Protection

An output undervoltage lockout protection mechanism is implemented to limit the voltages on the RTQ5132 output regulators. The RTQ5132 actively monitors the output voltage on each enabled regulator.

There are four possibilities where RTQ5132 recognizes the undervoltage lockout event.

(1) SWA output regulator goes below the threshold set



in "Register 0x22" [3:2].

(2) SWB output regulator goes below the threshold set in "Register 0x26" [3:2].

(3) SWC output regulator goes below the threshold set in "Register 0x28" [3:2].

(4) LDO output regulator goes below the 3.6V (default) or VIN\_BULK Input Voltage goes below 4V.

According to different DDR5 application environments, the "Register 0x4F" [7] has different settings.

<u>Condition1.</u> DDR5 SODIMM/UDIMM Environment - "Register 0x4F" [7] = '0':

In non-write protect mode, if any undervoltage condition (among four possibilities listed above) persists longer than tOutput UV VR Disable time (max. =  $20\mu$ s), then PMIC internally generates VR Disable command and disables all of its switching output regulators, sets "Register 0x0B" [3:0], "Register 0x33" [3] appropriately, asserts PWR GOOD and asserts GSI n output signal. The output regulators stop regulation once VR disable command is issued by RTQ5132, and following the power-off sequence Config0 to Config3 to discharge the output voltage by tracking the ramping down voltage reference. For SWA/B/C/D output undervoltage events, the regulator increases the current-limit threshold to 1.34 times deserved threshold for 35us as soon as UVP event is triggered, then follows the power-off sequence to discharge output voltage. The special mechanism of UVP shutdown is to prevent the abnormal power-off sequence between VPP and VDD/VDDQ. The VLDO\_1.8V and VLDO\_1.0V LDO output regulators keep active.

The user can query the register space to determine the cause of the PWR\_GOOD signal assertion and GSI\_n signal assertion. Once user determines the cause, the user must first clear the appropriate output undervoltage status register as well as any other relevant status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. Once the status register is cleared and GSI\_n output signal is de-asserted, the user may re-enable the RTQ5132's output switching regulator by issuing VR Enable command assuming valid VIN\_BULK input voltage. The RTQ5132 enables output switching regulators and floats PWR\_GOOD

signal when all of its output regulators are normal.

In write protect mode, if any output undervoltage condition (among five possibilities listed above) or VIN\_BULK input voltage condition listed above persists greater than tOutput\_UV\_VR\_Disable time (max. =  $20\mu$ s) then RTQ5132 internally generates VR Disable command and disables all of its switching output regulators by executing Power-off sequence configuration registers, asserts PWR\_GOOD signal low and returns to configuration mode. The RTQ5132 keeps its VLDO\_1.8V and VLDO\_1.0V output regulators active.

<u>Condition2.</u> DDR5 UDIMM or Other Custom Environment - "Register 0x4F" [7] = '1'

In non-write protect mode, if any output undervoltage condition (First four possibilities listed above) as listed above persists longer than tOutput\_UV\_VR\_Disable time (max. =  $20\mu$ s), then RTQ5132 internally generates VR Disable command to disable only the affected switching output regulator, sets "Register 0x0B" [3:0] appropriately, asserts PWR\_GOOD and asserts GSI\_n output signal and continues to operate normal on other output regulators. Once the affected switching output regulator receives VR Disable command, the regulator turns on low-side MOSFET to discharge inductor current until zero crossing point. Note that if the fifth condition (LDO output goes below 3.6V (default) or VIN\_BULK input goes below 4V) listed above persists longer than tOutput\_UV\_VR\_Disable time (max. = 20µs), then the RTQ5132 internally generates VR Disable command and disables all of its switching output regulators, sets "Register 0x0B" [3:0] and "Register 0x33" [3] appropriately, asserts PWR GOOD and asserts GSI n output signal. The output regulators stop regulating once VR disable command is issued by RTQ5132, and follow the power-off sequence Config0 to Config3 to discharge the output voltage. The RTQ5132 keeps VLDO\_1.8V and VLDO\_1.0V LDO output regulators active.

The user can query the register space to determine the cause of the PWR\_GOOD signal assertion and GSI\_n signal assertion. Once user determines the cause, the user must first clear the appropriate output undervoltage status register as well as any other relevant status registers individually or by writing '1' to global status

# RICHTEK

clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. Once the status register is cleared and GSI\_n output signal is de-asserted, the user can reenable the RTQ5132's output switching regulator by issuing VR Enable command. The RTQ5132 enables output switching regulator and ensures PWR\_GOOD signal is floated when all of its output regulators are normal. Note that in this case, though user issues VR Enable command, it only turns on the affected regulator that was disabled.

It should be noticed that the write protect mode is not allowed when "Register 0x4F" [7] = '1'.

Output Current Limiter Warning Event

The RTQ5132 has output current limiter mechanism to limit the current on the output voltage regulators. The inductor current is actively monitored through low-side MOSFET during conduction. The voltage drop across phase node to PGND is compared with current-limit threshold, which is set in "Register 0x20" [7:0], and the valley point of inductor current is limited cycle-by-cycle. When output voltage regulators operate in current limit mode, the PWM on-time one-shot should wait inductor current discharging below current-limit threshold to trigger next on-time output even the output voltage has been below the reference feedback voltage. Hence, the output voltage starts dropping in current limit condition due to insufficient energy to output load. The output undervoltage event will occur after that if output voltage is lower than undervoltage threshold as describes in previous section. The protection mechanism of output current limit is shown in Figure 9.

There are three possibilities where RTQ5132 recognizes the current limiter event.

(1) SWA output regulator current goes above the threshold set in "Register 0x20" [7:6].

(2) SWB output regulator current goes above the threshold set in "Register 0x20" [3:2].

(3) SWC output regulator current goes above the threshold set in "Register 0x20" [1:0].

When either event occurs for a period longer than tOutput\_Current\_Limiter time (max. =  $10\mu$ s) then RTQ5132 sets the "Register 0x0B" [7:4] appropriately, drives GSI\_n output signal as shown in Table 3 at the same time. The RTQ5132 continues to operate as normal.

The user can query the register space to determine the cause of the GSI\_n signal assertion. Once user determine the cause, the user may clear the appropriate output current limiter status register as well as any other status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. If the output current limiter condition is still present, then RTQ5132 will continue to assert GSI\_n output signal and the appropriate status "Register 0x0B" [7:4] will remain at '1'. If the output current limiter condition persists, the user can set the appropriate mask register to remove the GSI\_n output signal as shown in Table 4 and Table 5.







Figure 9. Output Current Limiter Protection

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DSQ5132-06 September 2023

#### **Output High Current Consumption Warning Event**

The RTQ5132 supports high output current consumption warning mechanism for each of its regulator output. Through sensing the voltage drop across low-side MOSFET during conduction, the inductor current can be detected. If enabled, the RTQ5132 actively monitors the average output current of the regulator.

There are three possibilities where RTQ5132 recognizes the high output current consumption.

(1) SWA output regulator average current goes above the threshold set in "Register 0x1C" [7:2].

(2) SWB output regulator average current goes above the threshold set in "Register 0x1E" [7:2].

(3) SWC output regulator average current goes above the threshold set in "Register 0x1F" [7:2].

When either event occurs, then RTQ5132 sets the "Register 0x09" [3:0] appropriately, and drives GSI\_n output signal as shown in Table 3 at the same time. The RTQ5132 continues to operate as normal.

The user can query the register space to determine the cause of the GSI\_n signal assertion. Once user determines the cause, the user can clear the appropriate output current consumption warning status register as well as any other status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. If the output current consumption warning condition is still present then RTQ5132 will continue to assert GSI\_n output signal and the appropriate status "Register 0x09" [3:0] will remain at '1'. If the output current consumption warning condition persists, the user can set the appropriate mask register to remove GSI\_n output signal as shown in Table 4 and Table 5.

#### **PMIC LDO Output Failure**

In the event where RTQ5132 LDO outputs (VLDO\_1.8V or VLDO\_1.0V) failure occurs and RTQ5132 cannot reliably support external communication, the RTQ5132 has no control of PWR\_GOOD signal and it is floated. The RTQ5132 returns to "offline" state.

### PMIC High Temperature Warning and Critical Temperature Protection

The RTQ5132 provides a high temperature warning mechanism as well as critical temperature shutdown. An internal temperature sensor is placed near the heating MOSFET to detect the die temperature and protects RTQ5132 from over-heat operation. There are two registers associated with RTQ5132's die temperature: The high temperature warning threshold "Register 0x1B" [2:0] and shutdown temperature threshold "Register 0x2E" [2:0]. The value programmed in the shutdown temperature register must be equal or greater than value programmed in a warning threshold register.

If the die temperature goes above the threshold set in "Register 0x1B" [2:0] for a period longer than tHigh\_Temp\_Warning time (max. =  $10\mu$ s), the RTQ5132 sets the "Register 0x09" [7] and drives GSI\_n output signal as shown in Table 3 at the same time.

The user can query the register space to determine the cause of the GSI\_n signal assertion. Once user determines the cause, the user can clear the temperature warning status register as well as any other status registers individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. If the high temperature warning condition is still present, then RTQ5132 will continue to assert GSI\_n output signal and the appropriate status "Register 0x09" [7] will remain at '1'. If the high temperature warning condition persists, the user can set the appropriate mask register to remove GSI\_n output signal as shown in Table 4 and Table 5.

If the die temperature goes above the threshold set in "Register 0x2E" [2:0] for a period longer than tShut\_Down\_Temp time (max.=10µs), the RTQ5132 internally generates VR Disable command and disables all of its switching output regulators, sets the code in "Register 0x05" [2:0], updates "Register 0x08" [6], and drives GSI\_n and PWR\_GOOD output signal as shown in Table 3 at the same time. The VLDO\_1.8V and VLDO\_1.0V output regulator keep active.

The user is expected to monitor the temperature status registers. When the temperature drops below the threshold, the user must re-start the RTQ5132 by going

through the power cycle of the VIN\_BULK input supply.

#### Packet Error Code (PEC) & Parity Error Event

There are two types of error checking done by the RTQ5132. Parity error checking and packet error checking. By default, the parity error checking is always enabled and packet error checking is disabled. The user may enable the packet error checking at any time. The parity error is checked for each byte in a packet except for the device select code byte from the user. The user sends parity error information in "T" bit.

I<sup>3</sup>C Basic defines S0, S1, S2, S3, S4, S5, S6 error detection for slave devices. Only S1 and S2 error detection is supported by the RTQ5132 for parity checking. All other errors are not supported and not applicable.

In I<sup>3</sup>C Basic mode, on RTQ5132's primary management interface, PEC function and parity function can be enabled. If enabled, when RTQ5132 detects either PEC error or parity error, the RTQ5132 sets the "Register 0x0A" [3:2] appropriately, drives GSI\_n output signal as shown in Table 3, continues to operate as normal, and allows access to all registers.

The user can query the register space to determine the cause of the GSI\_n signal assertion. Once user determines the cause, the user can clear the status register individually or by writing '1' to global status clear "Register 0x14" [0] which triggers the GSI\_n signal to be de-asserted. No further action is needed by the user at this point.

#### **RTQ5132 Output Regulator Control Topology**

The RTQ5132 applies A<sup>2</sup>RCOT (Accurate Adaptive Ramp COT) to regulate the output voltage of VDD, VDDQ and VPP. The SWA and SWB can operate in either single phase mode or dual-phase mode. When operating as dual-phase mode, the interleaving PWM control is applied to balance the output current.



Figure 10. A<sup>2</sup>RCOT Control Mechanism

Figure 10 illustrates a standard A<sup>2</sup>RCOT control Buck converter. In order to achieve good stability with low-ESR ceramic capacitors, A<sup>2</sup>RCOT generates an internal ramp by sensing VIN, VFB and PWM signal. The internal ramp is in phase with PWM signal and its magnitude is proportional to VIN. Moreover, the average of VFB can be well regulated at VREF which makes good output load and line regulation. This internal ramp signal replaces the ESR ramp normally provided by the output capacitor's ESR. The ramp signal and other internal compensations are optimized for low-ESR ceramic output capacitors.

However, making the on-time proportional to VOUT and inversely proportional to VIN is not sufficient to achieve good constant-frequency behavior for following reasons. The voltage drops across MOSFET and inductor make equivalent conversion ratio to be smaller than ideal duty ratio. That is, the switching frequency is not fixed at different output load conditions. Frequency is increasing at higher loading and junction temperature as compared to smaller loading and junction temperature.

One way to reduce these effects is to measure the actual switching frequency and compare it to the

desired range. The A<sup>2</sup>RCOT uses the frequency locked loop, measuring the actual switching frequency and modifying the on-time with a feedback loop to make the average switching frequency in the desired range.

The RTQ5132 control algorithm is simple to understand as depicted in Figure 11. The feedback voltage is compared to the reference voltage, VREF, with the accurate adaptive ramp (A<sup>2</sup>R) added. When the feedback signal is less than the combined reference, the on-time one-shot is triggered as long as the minimum off-time one-shot is clear and the measured inductor current (through the synchronous rectifier) is below the current limit. The on-time one-shot turns on the high-side switch and the inductor current ramps up linearly. After the on-time, the high-side switch is turned off and the synchronous rectifier is turned on and the inductor current ramps down linearly. At the same time, the minimum off-time one-shot is triggered to prevent another immediate on-time during the noisy switching time and allow the feedback voltage and current sense signals to settle. The minimum off-time is kept short so that rapidly-repeated on-times can raise the inductor current quickly when needed.





Figure 11. A<sup>2</sup>RCOT PWM Control Diagram

#### **Regulator Operating Mode Selection**

The RTQ5132 offers two kinds of PWM operation in the light load. One is diode emulation mode (DEM), and another is forced continuous conduction mode (FCCM). The user can switch between DEM and FCCM by the "Register 0x29" [7:6], "Register 0x29" [3:2], "Register 0x2A" [7:6] and "Register 0x2A" [3:2] in diagnostic mode or in the configuration state of FSM before issuing the VR\_EN command. The details of the two operation modes are described below.

#### (1) DEM (Diode Emulation Mode)

In diode emulation mode, the RTQ5132 automatically reduces switching frequency at light load conditions to maintain high efficiency. The reduction of frequency is achieved smoothly. As the output current decreases from heavy load conditions, the inductor current is also reduced, and eventually comes to the point that its current valley touches zero, which is the boundary between continuous conduction and discontinuous conduction modes. To emulate the behavior of diodes, the low-side MOSFET allows only partial negative current to flow when the inductor free-wheeling current becomes negative. As the load current is further decreased, it takes longer and longer time to discharge the output capacitor to the level that requires the next "ON" cycle. Contrarily, when the output current increases from light load to heavy load, the switching frequency increases to the pre-set value as the inductor current reaches the continuous conduction. The transition load point between DEM and CCM operation is shown in Figure 12 and can be calculated as follows:

$$I_{LOAD\_BCM} = \frac{V_{IN} - V_{OUT}}{2L} \times t_{ON}$$

, where ton is the on-time of high-side MOSFET.

# **RTQ5132**





The switching frequency in DEM can be calculated as follows:

$$f_{SW}\left(I_{LOAD}\right) = \frac{2LI_{LOAD}}{V_{IN}t_{ON}^{2}\left(\frac{V_{IN}}{V_{OUT}} - 1\right)}$$

, where ILOAD is smaller than ILOAD\_BCM.

As can be shown in the equation, switching frequency is a function of output load current, ILOAD, and it is proportional to ILOAD, which means it becomes higher at heavy load and reduces to almost zero at a very light load. Besides, inductor selection can also change the switching frequency in DEM. Choosing large inductance makes more switching loss as compared to small inductance. However, the core loss of inductor increases with larger inductor current ripple for a given inductor. That is, proper selection of inductor based on efficiency target is important.

Moreover, in order to achieve smooth transition from

DEM to CCM or backward, during discontinuous switching, the on-time is immediately increased to add "hysteresis" to discourage the IC from switching back to continuous switching unless the load increases substantially. The RTQ5132 returns to continuous conduction as soon as an on-time is generated before the inductor current reaches zero. The on-time is reduced back to the length needed for presetting switching frequency and encouraging the circuit to remain in continuous conduction, preventing repetitive mode transitions between continuous switching and discontinuous switching.

(2) FCCM (Forced Continuous Conduction Mode)

Unlike diode emulation mode (DEM) that enables zero current detection (ZDC) to reject negative inductor current during low-side MOSFET turns on. The inductor current can be negative until next on-time is generated in FCCM. The switching frequency is fixed from no load to full load. Therefore, benefits like better transient response from light load to heavy load and smaller EMI/EMC come along with FCCM. Nevertheless, poor efficiency in light load is a tradeoff.

#### Analog-to-Digital Converter (ADC)

The RTQ5132 supports analog to digital converter (ADC) to monitor input supply voltages VIN as well as output voltage regulator voltage (SWA, SWB, SWC, VOUT\_1.8V and VOUT\_1.0V). The "Register 0x30" [7:3] allows to enable the ADC and select the desire input supply voltage or output supply voltage. The "Register 0x31" [7:0] provides the actual voltage measurement. The accuracy of the voltage measurement is as follows:

| Input Rail                                                | ADC Range                    | ADC Accuracy |
|-----------------------------------------------------------|------------------------------|--------------|
| SWA, SWB Output Voltage                                   | 1050mV to 1160mV             | ± 1 LSB      |
| SWA, SWB Oulput Voltage                                   | Outside of 1050mV to 1160mV  | $\pm$ 3 LSB  |
| SWC Output Voltage                                        | 1750mV to 1850mV             | ± 1 LSB      |
| SWC Output Voltage                                        | Outside of 1750 mV to 1850mV | $\pm$ 3 LSB  |
| VOUT_1.8V, VOUT_1.0V Output Voltage, VIN<br>Input Voltage |                              | ± 3 LSB      |

| Table 6. | RTQ5132 | ADC  | Accuracy | / Table |
|----------|---------|------|----------|---------|
|          |         | AD U | Accuracy | Tuble   |



The RTQ5132 also monitors output voltage regulator current or power (SWA, SWB and SWC) and updates "Register 0x0C" [7:0] for SWA, "Register 0x0E" [5:0] for SWB and "Register 0x0F" [5:0] for SWC. The "Register 0x1B" [6] allows user to select whether RTQ5132 should report current measurements or power measurements. The current or power measurement reported in this registers are an average measurement over time period defined in "Register 0x30" [1:0]. If "Register 0x1B" [6] = '1', the "Register 0x1A" [1] allows user to select whether RTQ5132 should report individual rail power or total power in "Register 0x0C" [7:0]. The register update frequency of this register is configured in "Register 0x30" [1:0]. The accuracy of the current (0.5A to 4A) or corresponding power measurement is  $\pm 3$  LSB or  $\pm 6$  LSB respectively. The accuracy of the current measurement (< 0.5 A) is  $\pm 4$ LSB or corresponding power measurement is ± 7 LSB respectively.

If "Register 0x1A" [1] = '1', the accuracy of total power reported in "Register 0x0C" = ± 12 LSB

Besides, the RTQ5132 die temperature is also monitored and converted to ADC value, the temperature is reported in "Register 0x33" [7:5]. The ADC for temperature automatically works as die temperature is higher than 85°C.

| Table 7. General Purpose of ADC Units                           |                       |                     |                                                                                                                                                                                       |  |  |  |  |  |
|-----------------------------------------------------------------|-----------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Default Monitoring (5-channel) $\pm$ User Selection (1-channel) |                       |                     |                                                                                                                                                                                       |  |  |  |  |  |
| Channel Sensor                                                  | Туре                  | Monitor<br>Register | Current/Power<br>Measurement Selector                                                                                                                                                 |  |  |  |  |  |
| SWA Output Current or Power                                     | Default<br>monitor    | R0C[7:0]            |                                                                                                                                                                                       |  |  |  |  |  |
| SWB Output Current or Power                                     |                       | R0E[5:0]            |                                                                                                                                                                                       |  |  |  |  |  |
| SWC Output Current or Power                                     |                       | R0F[5:0]            |                                                                                                                                                                                       |  |  |  |  |  |
| PMIC die Temperature                                            |                       | R33[7:5]            | R1B[6]=0 Set for current                                                                                                                                                              |  |  |  |  |  |
| SWA Output voltage                                              |                       | R31[7:0]            | <ul> <li>R1B[6]=1 Set for power</li> <li>R1A[1]=0 Report power for single switcher output</li> <li>R1A[1]=1 Report the sum of power for all switcher outputs (SWA,SWB,SWC)</li> </ul> |  |  |  |  |  |
| SWB Output voltage                                              |                       |                     |                                                                                                                                                                                       |  |  |  |  |  |
| SWC Output voltage                                              | User                  |                     |                                                                                                                                                                                       |  |  |  |  |  |
| VIN Input voltage                                               | selection<br>R30[6:3] |                     |                                                                                                                                                                                       |  |  |  |  |  |
| VLDO_1.8V Output voltage                                        |                       |                     |                                                                                                                                                                                       |  |  |  |  |  |
| VLDO_1.0V Output voltage                                        |                       |                     |                                                                                                                                                                                       |  |  |  |  |  |

#### PMIC Address ID (PID)

The RTQ5132 has PID input pin which allows assigning up to three different unique ID for I<sup>2</sup>C and I<sup>3</sup>C Basic protocol.

At first power on, when VIN\_BULK input is applied, the RTQ5132 automatically senses its ID as shown in Table 8.

Table 8. PMIC ID

| PID Pin Connection on DIMM Board | PMIC ID    | Comment                          |
|----------------------------------|------------|----------------------------------|
| Short to GND                     | PID = 1001 | PMIC can be configured           |
| Floating                         | PID = 1000 |                                  |
| Short to 1.8V                    | PID = 1100 | Connected to RTQ5132's VLDO_1.8V |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

# **RTQ5132**

#### **Error Injection**

The RTQ5132 offers error injection capability for the purpose of debug, test and validation at various stages as well as to isolate and map out faulty PMIC in memory subsystem for normal application environment. There are two conditions for error injection test.

(1) Error Injection Function Usage prior to VR Enable:

Prior to VR Enable command, the Error injection function can be invoked by setting error injection enable bit "Register 0x35" [7] = '1' during the configuration state. If any of either VIN\_BULK UV/OV or SWx OV/UV or Critical Temp Shutdown error is injected prior to VR Enable command, the RTQ5132 will not execute poweron sequence and will not enable output regulators when receiving VR Enable command. The RTQ5132 will not update error log registers ("Register 0x04" to "Register 0x06"). The RTQ5132 enters in secure mode if "Register 0x2F" [2] = '0'. (2) Error Injection Function Usage after VR Enable:

After RTQ5132 output regulators are enabled with VR Enable command and RTQ5132 is in programmable mode, the error injection function can be invoked by setting error injection enable bit "Register 0x35" [7] = '1'. If any of either VIN\_BULK UV/OV or SWx OV/UV or Critical Temp Shutdown error is injected, the RTQ5132 executes power-off sequence to disable output regulators and updates the error log registers ("Register 0x04" to "Register 0x06") as well as status registers accordingly.

On the other hand, after RTQ5132 output regulators are enabled with VR Enable command and RTQ5132 is in secure mode, the error injection enabling "Register 0x35" [7] = '1' is disallowed. The RTQ5132 ignores any attempts to inject any error and will not execute poweroff sequence to disable output regulators and will not update any error log or status registers.

To exit error injection mode of operation, the RTQ5132 requires power cycle of VIN\_BULK input supply.

#### Absolute Maximum Ratings (Note1) • Supply Input Voltage, VINA, VINB, VINC------ -0.3V to 6V AGND to PGND------ -0.3V to 0.3V Switching PIN, SWA, SWB, SWC DC ----- -0.3V to 6V < 25ns------ -3V to 9V Boot Voltage BOOT to SWA (BOOT-SWA)------ -0.3V to +6V BOOT to SWB (BOOT-SWB) ------ -0.3V to +6V BOOT to SWC (BOOT-SWC) ------ -0.3V to +6V • Other I/O------ -0.3V to +6V Power Dissipation, PD @ TA = 25°C WQFN-28L 3x4 (FC)------ 2.43W Package Thermal Resistance (Note 2) WQFN-28L 3x4 (FC), 0JA------ 41°C/W WQFN-28L 3x4 (FC), 0JC ------ 15.8°C/W • Lead Temperature (Soldering, 10 sec.) ------ 260°C Junction Temperature ------ -40°C to 155°C • Storage Temperature Range ------ -55°C to 150°C • ESD Susceptibility (Note 3) HBM ------ 2kV CDM ------ 500V

## Recommended Operating Conditions (Note 4)

| • | Supply Input Voltage, VINA, VINB, VINC, VIND | 4.25V to 5.5V  |
|---|----------------------------------------------|----------------|
| • | Supply Input Voltage, VIN                    | 4.25V to 5.5V  |
| • | Junction Temperature Range                   | -10°C to 125°C |
| • | Ambient Temperature Range                    | 0°C to 85°C    |

### **Electrical Characteristics**

 $(V_{IN}SWA = V_{IN}SWB = V_{IN}SWC = 5V, V_{IN} = 5V, T_A = -10^{\circ}C$  to 105°C, unless otherwise specified)

| Parameter                                         | Symbol                 | Test Conditions                                                                                                            | Min  | Тур | Max  | Unit |  |
|---------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|--|
| Input Supply Electrical Characteristics           |                        |                                                                                                                            |      |     |      |      |  |
| Bulk Input Supply<br>Voltage Ramp<br>Up Rate      | VIN_Bulk_<br>Ramp_Up   | The ramp up rate between 300 mV and 4.0V                                                                                   | 0.1  |     | 3    | V/ms |  |
| Bulk Input Supply<br>Voltage Ramp<br>Down Rate    | VIN_Bulk_<br>Ramp_Down | The ramp down rate between 4.0 V and 300mV.                                                                                | 0.5  |     | 1    | V/ms |  |
| VIN Supply<br>Current                             | Iq_vin                 | $T_A = 25^{\circ}C$ ; VIN = VIN_Bulk = 5V,<br>VR_EN = 0,<br>All circuitry including output regulators and<br>LDOs are off. |      |     | 25   | μA   |  |
|                                                   |                        | $T_A = 25^{\circ}C$ ; $I_{OUT} = 0mA$ , all LDO, SWA to SWC on, no switching                                               |      | 1.9 |      | mA   |  |
| VIN Power Good                                    | and OVP Thre           | shold                                                                                                                      | -    |     |      | -    |  |
| VIN Power Good<br>High Threshold                  |                        |                                                                                                                            |      | 4   |      | V    |  |
| VIN Power Good<br>Low Threshold                   |                        |                                                                                                                            |      | 3.8 |      | V    |  |
| VIN Overvoltage<br>Threshold                      |                        | Setting by reg_0x1B"[7] = "0"                                                                                              |      | 6   |      | V    |  |
| I <sup>2</sup> C, I <sup>3</sup> C and Interf     | ace DC Electr          | ical Specification                                                                                                         |      |     |      |      |  |
| SDA, SCL I <sup>2</sup> C<br>Operate<br>Frequency | fscl                   |                                                                                                                            | 0.01 |     | 1    | MHz  |  |
| SDA, SCL I <sup>3</sup> C<br>Operate<br>Frequency | fscl                   |                                                                                                                            | 0.01 |     | 12.5 | MHz  |  |
| SDA, SCL Input<br>High Voltage                    | Vih                    |                                                                                                                            | 0.7  |     | 3.6  | V    |  |
| SDA, SCL Input<br>Low Voltage                     | VIL                    |                                                                                                                            | -0.3 |     | 0.3  | V    |  |
| PWR_GOOD,<br>VR_EN Input<br>High Voltage          | Viн                    |                                                                                                                            | 1.26 |     | 3.6  | V    |  |
| PWR_GOOD,<br>VR_EN Input<br>Low Voltage           | VIL                    |                                                                                                                            | -0.3 |     | 0.3  | V    |  |
| PID Input High<br>Voltage                         | Viн                    |                                                                                                                            | 1.2  |     |      | V    |  |
| PID Input Low<br>Voltage                          | VIL                    |                                                                                                                            |      |     | 0.2  | V    |  |



| Parameter                                                      | Parameter Symbol Test Conditions |                                                                                                                         | Min       | Тур     | Max   | Unit                     |
|----------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------|---------|-------|--------------------------|
| SDA Output High                                                | -                                |                                                                                                                         |           | тур     | Max   |                          |
| Voltage                                                        | Vон                              | lo = -3mA                                                                                                               | 0.75      |         |       | V                        |
| SDA, GSI_n,<br>PWR_PGOOD<br>Output Low<br>Voltage              | Vol                              | Io = 3mA                                                                                                                |           |         | 0.3   | V                        |
| SDA Output High<br>Current                                     | Іон                              |                                                                                                                         | -3        |         |       | mA                       |
| SDA, GSI_n,<br>PWR_PGOOD<br>Output Low<br>Current              | IOL                              |                                                                                                                         |           |         | 3     | mA                       |
| SDA Output Pull-<br>Up Driver<br>Impedance                     | Ron                              |                                                                                                                         |           | 40      |       | Ω                        |
| SDA Output Pull-<br>Down Driver<br>Impedance                   | Ron                              |                                                                                                                         |           | 20      |       | Ω                        |
| GSI_n,<br>PWR_GOOD<br>Output Pull-<br>Down Driver<br>Impedance | Ron                              |                                                                                                                         |           | 50      |       | Ω                        |
| SWA/B Rail – VDI                                               | D (1.1V) - Dual                  | Phase Regulator (0.8V to 1.435V, ITDC = 4                                                                               | A for eac | h rail) |       |                          |
| Output Voltage<br>Setting                                      | Vout                             | SWA(single phase) or SWA+SWB(dual<br>phase) setting by reg_0x21"[7:1]<br>SWB(single phase) setting by<br>reg_0x25"[7:1] | 0.8       |         | 1.435 | V                        |
| Output Voltage<br>Accuracy                                     | Vout_swa/b                       | IOUT = 0A, operating at CCM                                                                                             | -0.75     |         | 0.75  | % of<br>Vout             |
| Dynamic Voltage<br>Scale Slew Rate                             |                                  |                                                                                                                         |           | 1       |       | mV/ μs                   |
| SWA/B Soft-Start                                               | /Stop Time                       |                                                                                                                         |           |         |       | -                        |
| Soft-Start Time                                                |                                  | t <sub>set</sub> = 1ms to 14ms                                                                                          | -15       |         | 15    | % of<br>t <sub>set</sub> |
| Soft-Stop Time                                                 |                                  | t <sub>set</sub> = 0.5ms to 4ms                                                                                         | -20       |         | 20    | % of<br>tset             |
| SWA/B Internal M                                               | IOSFET Turn C                    | Dn Resistance                                                                                                           |           |         |       |                          |
| High-Side<br>MOSFET<br>RDS(ON)                                 | Rds(on)_swa<br>, swb_h           | T <sub>A</sub> = 25°C                                                                                                   |           | 16      |       | mΩ                       |
| Low-Side<br>MOSFET<br>RDS(ON)                                  | Rds(on)_swa<br>, swb_l           | T <sub>A</sub> = 25°C                                                                                                   |           | 10      |       | mΩ                       |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



| Parameter                      | Symbol            | Test Conditions                                          | Min    | Тур  | Max    | Unit         |  |
|--------------------------------|-------------------|----------------------------------------------------------|--------|------|--------|--------------|--|
| SWA/B Switching                | Frequency         |                                                          |        |      |        |              |  |
|                                |                   | Setting by reg_0x29"[5:4]/0x2A"[7:6] = "00"<br>(default) | 0.6375 | 0.75 | 0.8625 |              |  |
| Switching                      | fsw_swa/b         | Setting by reg_0x29"[5:4]/0x2A"[7:6] = "01"              | 0.85   | 1    | 1.15   | MHz          |  |
| Frequency                      | 13W_3WA/B         | Setting by reg_0x29"[5:4]/0x2A"[7:6] =<br>"10"           | 1.0625 | 1.25 | 1.4375 |              |  |
|                                |                   | Setting by reg_0x29"[5:4]/0x2A"[7:6] =<br>"11"           | 1.275  | 1.5  | 1.725  |              |  |
| SWA/B Power Go                 | od Indicator      |                                                          |        |      |        |              |  |
| Power Good                     |                   | Setting by reg_0x21"[0]/0x25"[0] = "0"<br>(default)      |        | -5   |        | % of         |  |
| Threshold Low-<br>Side Voltage |                   | Setting by reg_0x21"[0]/0x25"[0] = "1"                   |        | -7.5 |        | Vout         |  |
| PG_L<br>Propagation<br>Delay   | tpgldly_<br>SWA/B |                                                          |        | 5    |        | μs           |  |
|                                |                   | Setting by reg_0x22"[7:6]/0x26"[7:6] = "00"              |        | 5    |        |              |  |
| Power Good<br>Threshold High-  |                   | Setting by reg_0x22"[7:6]/0x26"[7:6] =<br>"01" (default) |        | 7.5  |        | % of<br>Vouт |  |
| Side Voltage                   |                   | Setting by reg_0x22"[7:6]/0x26"[7:6] = "10"              |        | 10   |        |              |  |
|                                |                   | Setting by reg_0x22"[7:6]/0x26"[7:6] =<br>"11"           |        | 2.5  |        |              |  |
| PG_H<br>Propagation<br>Delay   | tpghdly_swa<br>/B |                                                          |        | 5    |        | μs           |  |
| SWA/B Protection               | ns                |                                                          |        |      |        |              |  |
|                                |                   | Setting by reg_0x22"[5:4]/0x26"[5:4] = "00"              |        | 7.5  |        |              |  |
| OVP Threshold                  |                   | Setting by reg_0x22"[5:4]/0x26"[5:4] =<br>"01"           |        | 10   |        | % of         |  |
|                                |                   | Setting by reg_0x22"[5:4]/0x26"[5:4] =<br>"10" (default) |        | 12.5 |        | Vout         |  |
|                                |                   | Setting by reg_0x22"[5:4]/0x26"[5:4] =<br>"11"           |        | 20   |        |              |  |
| OVP Propagation<br>Delay       | tovpdly_swa<br>/B |                                                          |        | 5    |        | μs           |  |





| Parameter                              | Symbol            | Test Conditions                                                  | Min   | Тур   | Max   | Unit         |  |
|----------------------------------------|-------------------|------------------------------------------------------------------|-------|-------|-------|--------------|--|
|                                        |                   | Setting by reg_0x22"[3:2]/0x26"[3:2] = "00"<br>(default)         |       | -10   |       |              |  |
| UVP Threshold                          |                   | Setting by reg_0x22"[3:2]/0x26"[3:2] = "01"                      |       | -12.5 |       | % of<br>Vout |  |
|                                        |                   | Setting by reg_0x22"[3:2]/0x26"[3:2] = "10"                      |       | -7.5  |       | VUUT         |  |
|                                        |                   | Setting by reg_0x22"[3:2]/0x26"[3:2] = "11"                      |       | -20   |       |              |  |
| UVP Propagation<br>Delay               | tuvpdly_swa<br>/B |                                                                  |       | 5     |       | μs           |  |
| SWA/B Current L                        | imit              |                                                                  |       |       |       |              |  |
|                                        |                   | Valley current limited<br>Setting by reg_0x20"[7:6]/[3:2] = "00" |       | 3     |       |              |  |
| Current Limit                          | LINA SWA/R        | Setting by reg_0x20"[7:6]/[3:2] = "01"                           |       | 3.5   |       | A            |  |
|                                        | ILIM_SWA/B        | Setting by reg_0x20"[7:6]/[3:2] = "10"                           |       | 4     |       |              |  |
|                                        |                   | Setting by reg_0x20"[7:6]/[3:2] = "11"<br>(default)              |       | 4.5   |       |              |  |
| SWC Rail – VPP(                        | 1.8V) – Single    | Phase Regulator (1.5V to 2.135V, ITDC = 1A                       | N)    |       |       |              |  |
| Output Voltage<br>Setting              | Voutc             | Setting by reg_0x27"[7:1], 5mV/Step                              | 1.5   | 1.8   | 2.135 | V            |  |
| Output Voltage<br>Accuracy             | Vout_swc          | IOUT = 0A, operating at CCM                                      | -0.75 |       | 0.75  | % of<br>Vouт |  |
| Dynamic Voltage<br>Scale Slew Rate     |                   |                                                                  |       | 1     |       | mV/μs        |  |
| SWC Soft-Start/S                       | top Time          |                                                                  | L     |       |       | •            |  |
| Soft-Start Time                        |                   | t <sub>set</sub> = 1ms to 14ms                                   | -15   |       | 15    | % of<br>tset |  |
| Soft-Stop Time                         |                   | t <sub>set</sub> = 1ms to 8ms                                    | -20   |       | 20    | % of<br>tset |  |
| SWC Internal MOSFET Turn On Resistance |                   |                                                                  |       |       |       |              |  |
| High-Side<br>MOSFET<br>RDS(ON)         | RDS(ON)_S<br>WC_H | TA = 25°C                                                        |       | 55    |       | mΩ           |  |
| Low-Side<br>MOSFET<br>RDS(ON)          | RDS(ON)_S<br>WC_L | TA = 25°C                                                        |       | 45    |       | mΩ           |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation



| Parameter                     | Symbol      | Test Conditions                            | Min    | Тур   | Max    | Unit          |
|-------------------------------|-------------|--------------------------------------------|--------|-------|--------|---------------|
| SWC Switching F               | requency    |                                            |        |       |        |               |
|                               |             | Setting by reg_0x2A"[1:0] = "00" (default) | 0.6375 | 0.75  | 0.8625 |               |
| Switching                     | fsw_swc     | Setting by reg_0x2A"[1:0] = "01"           | 0.85   | 1     | 1.15   | MHz           |
| Frequency                     | _           | Setting by reg_0x2A"[1:0] = "10"           | 1.0625 | 1.25  | 1.4375 |               |
|                               |             | Setting by reg_0x2A"[1:0] = "11"           | 1.275  | 1.5   | 1.725  |               |
| SWC Power Good                | d Indicator |                                            |        |       |        |               |
| Power Good<br>Threshold Low-  |             | Setting by reg_0x27"[0] = "0" (default)    |        | -5    |        | % of          |
| Side Voltage                  |             | Setting by reg_0x27"[0] = "1"              |        | -7.5  |        | Voutc         |
| PG_L<br>Propagation<br>Delay  | tpgldly_swc |                                            |        | 5     |        | μs            |
|                               |             | Setting by reg_0x28"[7:6] = "00"           |        | 5     |        |               |
| Power Good<br>Threshold High- |             | Setting by reg_0x28"[7:6] = "01" (default) |        | 7.5   |        | % of<br>Vouтc |
| Side Voltage                  |             | Setting by reg_0x28"[7:6] = "10"           |        | 10    |        |               |
|                               |             | Setting by reg_0x28"[7:6] = "11"           |        | 2.5   |        |               |
| PG_H<br>Propagation<br>Delay  | tpghdly_swc |                                            |        | 5     |        | μs            |
| SWC Protections               | 1           |                                            | 1      | 1     | 1      | 1             |
|                               |             | Setting by reg_0x28"[5:4] = "00"           |        | 7.5   |        |               |
| OVP Threshold                 |             | Setting by reg_0x28"[5:4] = "01"           |        | 10    |        | % of          |
|                               |             | Setting by reg_0x28"[5:4] = "10" (default) |        | 12.5  |        | Voutc         |
|                               |             | Setting by reg_0x28"[5:4] = "11"           |        | 20    |        |               |
| OVP Propagation<br>Delay      | tovpdly_swc |                                            |        | 5     |        | μs            |
|                               |             | Setting by reg_0x28"[3:2] = "00" (default) |        | -10   |        |               |
| UVP Threshold                 |             | Setting by reg_0x28"[3:2] = "01"           |        | -12.5 |        | % of<br>Vouтc |
| ovr meshold                   |             | Setting by reg_0x28"[3:2] = "10"           |        | -7.5  |        |               |
|                               |             | Setting by reg_0x28"[3:2] = "11"           |        | -20   |        |               |
| UVP Propagation<br>Delay      | tuvpdly_swc |                                            |        | 5     |        | μs            |

41

| Parameter               | Symbol                | Test Conditions                                                             | Min  | Тур  | Мах  | Unit |
|-------------------------|-----------------------|-----------------------------------------------------------------------------|------|------|------|------|
| SWC Current Lim         | nit                   |                                                                             |      |      |      |      |
|                         |                       | For Low Current, valley current limited<br>Setting by reg_0x20"[1:0] = "00" |      | 0.5  |      |      |
| Current Limit           | ILIM_SWC_LO           | Setting by reg_0x20"[1:0] = "01"                                            |      | 1.0  |      | А    |
|                         | W Current             | Setting by reg_0x20"[1:0] = "10"                                            |      | 1.5  |      |      |
|                         |                       | Setting by reg_0x20"[1:0] = "11" (default)                                  |      | 2.0  |      |      |
| VLDO_1.8V (1.8V,        | , Імах = 25mA)        |                                                                             |      |      |      |      |
|                         |                       | Setting by reg_0x2B"[7:6] = "00"                                            | 1.66 | 1.7  | 1.74 |      |
|                         |                       | Setting by reg_0x2B"[7:6] = "01" (default)                                  | 1.76 | 1.8  | 1.84 | v    |
| Output Voltage          | VLDO_1.8V             | Setting by reg_0x2B"[7:6] = "10"                                            | 1.85 | 1.9  | 1.95 | V    |
|                         |                       | Setting by reg_0x2B"[7:6] = "11"                                            | 1.95 | 2.0  | 2.05 |      |
| Soft-Start Time         |                       |                                                                             |      | 0.25 |      | ms   |
| Power Good<br>Threshold |                       | Setting by reg_0x1A"[2] = "0"                                               |      | 1.6  |      | V    |
| PG Propagation<br>Delay | tpgldly_vld<br>0_1.8v |                                                                             |      | 5    |      | μs   |
| Current Limit           |                       |                                                                             | 50   |      |      | mA   |
| VLDO_1.0V (1.0V,        | , Імах = 20mA)        |                                                                             |      |      |      |      |
|                         |                       | Setting by reg_0x2B"[2:1] = "00"                                            | 0.88 | 0.9  | 0.92 | V    |
|                         |                       | Setting by reg_0x2B"[2:1] = "01" (default)                                  | 0.98 | 1.0  | 1.02 |      |
| Output Voltage          | VLDO_1.0V             | Setting by reg_0x2B"[2:1] = "10"                                            | 1.08 | 1.1  | 1.12 |      |
|                         |                       | Setting by reg_0x2B"[2:1] = "11"                                            | 1.18 | 1.2  | 1.22 |      |
| Soft-Start Time         |                       |                                                                             |      | 0.12 |      | ms   |
| Power Good              |                       | Setting by reg_0x1A"[0] = "0" (default)                                     |      | -10  |      | % of |
| Threshold               |                       | Setting by reg_0x1A"[0] = "1"                                               |      | -15  |      | Vldo |
| PG Propagation<br>Delay | tpgldly_vld<br>0_1.0v |                                                                             |      | 5    |      | μS   |
| Current Limit           |                       |                                                                             | 50   |      |      | mA   |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- **Note 2.**  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effective-thermalconductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package
- Note 3. Devices are ESD sensitive. Handling precautions are recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

RICHTEK



### **Typical Application Circuit**



Figure 13. Typical Application Circuit when SWA and SWB are combined as Two Phase, Single Output Rail.





Figure 14. Typical Application Circuit when SWA and SWB are separated for 2-Outputs.

 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DSQ5132-06
 September 2023

### **Typical Operating Characteristics**





Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com







### RICHTEK



#### SWA Stability in CCM



#### SWB Stability in CCM



#### SWA Stability in DEM



#### SWB Stability in DEM





#### SWC Stability in DEM

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DSQ5132-06 September



















Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DSQ5132-06 September

## **RTQ5132**







### **Application Information**

Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and to ensure the functional suitability of their components and systems.

#### **Inductor Selection**

Selecting an inductor involves specifying its inductance and also its required peak current. The exact inductor value is generally flexible and is ultimately chosen to obtain the best mix of cost, physical size, and circuit efficiency. Lower inductor values benefit from reduced size and cost and they can improve the circuit's transient response; however, they increase the inductor ripple current and output voltage ripple, and reduce the efficiency due to the resulting higher peak currents. Conversely, higher inductor values increase efficiency, but the inductor will either be physically larger or have higher resistance since more turns of wire are required. Also, transient response will be slower since more time is required to change current (up or down) in the inductor. A good compromise between size, efficiency, and transient response is to use a ripple current ( $\Delta IL$ ) about 20-50% of the desired full output load current. Calculate the approximate inductor value by selecting the input and output voltages, the switching frequency (fsw), the maximum output current (IOUT(MAX)) and estimating a  $\Delta I_L$  as some percentage of that current.

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{I}}$$

Once an inductor value is chosen, the ripple current ( $\Delta$ IL) is calculated to determine the required peak inductor current.

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L} \text{ and } I_{L(PEAK)} = I_{OUT(MAX)} + \frac{\Delta I_{L}}{2}$$

To guarantee the required output current, the inductor needs a saturation current rating and a thermal rating that exceeds IL(PEAK). These are minimum

requirements. To maintain control of inductor current in overload and short-circuit conditions, some applications may desire current ratings up to the current limit value. However, the IC's output undervoltage shutdown feature makes this unnecessary for most applications. For best efficiency, choose an inductor with a low DC resistance that meets the cost and size requirements. For low inductor core losses, some types of shielded ferrite core are usually better. Although they are possibly larger or more expensive, they will probably give fewer EMI and other noise problems.

Since DDR5 on DIMM has layout space limitation to power management IC on DIMM as well as the surrounding components like inductors and input/output inductor mechanical capacitors, а standard specification is defined in Table 9 and Table 10. Moreover, the electrical specification of inductor is also defined in Table 11. The electrical specifications include inductance, maximum DCR, maximum ACR and the minimum inductance requirement after de-rating at a specified operating current. The DIMM vendors can select an inductor based on the Table 11. Because the inductor size is fixed, the tradeoff between efficiency and transient response is the main concern on selection. Generally, the inductance for SWA, and SWB, which are 1.1V output rails, is recommended to choose between  $0.47\mu$ H and  $0.68\mu$ H. The transient performance with L =  $0.47\mu$ H is better than that with L =  $0.68\mu$ H. However, the efficiency performance with L =  $0.68\mu$ H is better than that with L =  $0.47\mu$ H. On the other hand, the output rail with VOUT = 1.8V, which is SWC or VPP rail, is suggested to apply inductance between 1uH to 1.5µH.

## **RTQ5132**

|                                 | Table 9. SWA an SWB Inductor Mechanical Specifications |                                                 |                                              |  |  |  |
|---------------------------------|--------------------------------------------------------|-------------------------------------------------|----------------------------------------------|--|--|--|
| Package Size Reference Drawings |                                                        | Reference Drawings                              | Recommended Land Pattern                     |  |  |  |
| L [mm]                          | 3.4max                                                 | L: Perpendicular direction<br>to each terminals | 1.2 mm min.<br>★                             |  |  |  |
| W [mm]                          | 3.2max                                                 | W: Parallel direction<br>to each terminals      | 3.2 mm max.                                  |  |  |  |
| H [mm]                          | 1.2max                                                 |                                                 | <ul> <li>✓</li> <li>✓ 3.4 mm max.</li> </ul> |  |  |  |

#### Table 10. SWC Inductor Mechanical Specifications



#### Table 11. SWA and SWB Inductor Electrical Specifications

| Package Height | L @ 0.5-1MHz/0bias ±<br>20% [μH] | Max DCR [mΩ] | Max ACR @ 1MHz<br>[mΩ] | Min. L @ 6A [μH] |
|----------------|----------------------------------|--------------|------------------------|------------------|
| 1.0 Max [mm]   | 0.47                             | 14.5         | 93                     | 0.30             |
| 1.2 Max [mm]   | 0.68                             | 18.5         | 113                    | 0.38             |

#### Table 12. SWC Inductor Electrical Specifications

| Package Height | L @ 0.5-1MHz/0bias ±<br>20% [μH] | Max DCR [mΩ] | Max ACR @ 1MHz<br>[mΩ] | Min. L @ 2A [μH] |
|----------------|----------------------------------|--------------|------------------------|------------------|
| 1.2 Max [mm]   | 1.0                              | 48           | 182                    | 0.56             |
| 1.2 Max [mm]   | 1.5                              | 75           | 300                    | 0.82             |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

## RICHTEK

#### **Output Cap. Selection**

The Buck output regulators of RTQ5132 are optimized for ceramic output capacitors, and the best performance will be obtained by using them. The total output capacitance value is usually determined by the desired output voltage ripple level and transient response requirements for sag (undershoot on positive load steps) and soar (overshoot on negative load steps).

Output ripple at the switching frequency is caused by the inductor current ripple and its effect on the output capacitor's ESR, ESL and stored charge. These three ripple components are called ESR ripple, ESL ripple, and capacitive ripple. Since ceramic capacitors have extremely low ESR, ESL and relatively little capacitance, all these components should be considered if ripple is critical. The decomposition of output ripple is shown in Figure 15. The formulas to describe each component are listed below.

 $V_{RIPPLE} = V_{RIPPLE(ESR)} + V_{RIPPLE(ESL)} + V_{RIPPLE(C)}$ 

 $V_{RIPPLE(ESR)} = \Delta I_L \times R_{ESR}$ 

 $\mathsf{V}_{\mathsf{RIPPLE}(\mathsf{ESL})} = \frac{d}{dt} \mathsf{I}_{\mathsf{L}} \times ESL$ 

 $V_{\text{RIPPLE}(C)} = \frac{\Delta I_{\text{L}}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}}$ 



Figure 15. Output Ripple Decomposition

In addition to voltage ripple at the switching frequency, the output capacitor and its ESR also affect the voltage sag (undershoot) and soar (overshoot) when the load steps up and down abruptly. The A<sup>2</sup>RCOT transient response is very quick and output transients are usually small. However, the combination of small ceramic output capacitors (with little capacitance), low output voltages (with little stored charge in the output capacitors), and low duty cycle applications (which require high inductance to get reasonable ripple currents with high input voltages) increases the size of voltage variations in response to very quick load changes. Typically, load changes occur slowly with respect to the IC's switching frequency. But some modern digital loads can exhibit nearly instantaneous load changes and the following section shows how to calculate the worst-case voltage swings in response to very fast load steps.

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. The maximum duty cycle during a fast transient is a function of the on-time and the minimum off-time since the A<sup>2</sup>RCOT control scheme will ramp the current using on-times spaced apart with minimum off-times, which is as fast as allowed. The behavior diagram of output voltage drop is depicted as Figure 16. Calculate the approximate on-time (neglecting parasitic) and maximum duty cycle for a given input and output voltage as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$
 ,and  $D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF(MIN)}}$ 

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but it can be neglected both of these since the on-time increase compensates for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT})}$$





Figure 16. Output Voltage Drop (VSAG) Estimation as Output Load Current Step Up

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

 $V_{SOAR} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$ 



Figure 17. Output Voltage Soar (VSOAR) Estimation as Output Load Current Step Down

Most applications never experience instantaneous full load steps and the RTQ5132's high switching frequency and fast transient response can easily control voltage regulation at all times. Therefore, sag and soar are seldom an issue except in very low-voltage CPU core or DDR memory supply applications, particularly for devices with high clock frequencies and quick changes into and out of sleep modes. In such applications, simply increasing the amount of ceramic output capacitor (sag and soar are directly proportional to capacitance) or adding extra bulk capacitance can easily eliminate any excessive voltage transients.

In any application with large quick transients, it should calculate soar and sag to make sure that overvoltage protection and undervoltage protection will not be triggered.

In addition, the recommended dielectric type of the capacitor is X7R which has the best performance

## RICHTEK

among temperature and DC and AC bias voltage variations. The variation of the capacitance value with temperature, DC bias voltage and switching frequency needs to be taken into consideration. For example, the capacitance value of a capacitor decreases as the DC bias across the capacitor increases. Be careful to consider the voltage coefficient of ceramic capacitors when choosing the value and case size. Most ceramic capacitors lose 50% or more of their rated value when used near their rated voltage.

A standard output capacitors' electrical specification is defined in Table 13. The electrical specifications include capacitance, rated voltage and the size code in inch. The DIMM vendors should select the capacitors based on the Table 13.

| Specifications |           |               |  |  |  |
|----------------|-----------|---------------|--|--|--|
| Component      | Value     | Physical Size |  |  |  |
| Couta          | 47μF (x2) | 6.3V; 0603    |  |  |  |
| Соитв          | 47μF (x2) | 6.3V; 0603    |  |  |  |
| Соитс          | 47μF (x2) | 6.3V; 0603    |  |  |  |
| CDISTA*        | 350μF     | 6.3V          |  |  |  |
| CDISTB*        | 350μF     | 6.3V          |  |  |  |
| CDISTC*        | 150μF     | 6.3V          |  |  |  |
| CLDO_1.8V      | 4.7μF     | 6.3V; 0402    |  |  |  |
| CLDO_1.0V      | 4.7μF     | 6.3V; 0402    |  |  |  |

 Table 13. Output Capacitor Electrical

 Specifications

\*Note that capacitors CDISTA, CDISTB, and CDISTC represent the lump sum of distributed capacitance across the entire DIMM.

#### Input Cap. Selection

A buck converter generates a pulsating ripple current with high di/dt at the input. Without input capacitors, ripple current is supplied by the upper power source. Printed circuit board (PCB) resistance and inductance cause high-voltage ripple that disrupts electronic devices. The circulating ripple current results in increased conducted and radiated EMI. Input capacitors provide a short bypass path for ripple current and stabilize bus voltage during a transient event.

The capacitor voltage rating should meet reliability and safety requirements. Generally, selecting an input capacitor with voltage rating 1.5 times greater than the maximum input voltage is a conservatively safe design. Among the different types of capacitors, the multilayer ceramic capacitor (MLCC) is particularly good regarding allowable ripple current due to low ESR and ESL. Following equation is used to estimate the required effective capacitance that will meet the ripple requirement.

$$C_{IN} \ge \frac{I_{OUT} \times D \times (1-D)}{\Delta V_{IN\_PP} \times f_{SW}}$$

where D is calculated as below:

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{O}}}{\mathsf{V}_{\mathsf{IN}} \times \eta}$$

Besides the ripple-voltage requirement, the ceramic capacitors should meet the thermal stress requirement as well. The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation:

$$I_{RMS} = \sqrt{\frac{V_{OUT}}{V_{IN}} \times \left[ (1 - \frac{V_{OUT}}{V_{IN}}) \times I_{OUT}^2 + \frac{\Delta I_L^2}{12} \right]}$$

Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further de-rate the capacitor, or choose a capacitor rated at a higher temperature than required.

Besides, since the ESL of ceramic capacitors plays a significant role on voltage spike at input and phase node, it is desirable to add a small capacitor with low ESL near VIN pin.

While the MLCC is excellent regarding allowable ripple current, it is well-known regarding effective capacitance that is necessary to meet transient response requirements. There can be two VIN spikes during the transient: the first spike is related to the ESR; and the second spike is caused by the difference between the buck-converter input current (iIN\_B) and the busconverter output current (iPS) as depicted in Figure 18. Both spikes should be lower than the VIN undershoot or overshoot requirement (VIN\_tran). First, since the MLCCs have very small ESR, the component of ESR drop can almost be ignored. The second spike is related to the response of the bus converter. The converter output-current rise time during a transient event, TR\_PS, can be approximated by the following equation:

**RTQ5132** 

$$\mathsf{T}_{\mathsf{R\_PS}} \cong \frac{0.35}{\mathsf{f}_{BW\_PS}}$$

, where fBW\_PS is the control loop bandwidth of Buck converter.

The equivalent capacitance of the input capacitors

should be greater than that calculated with following equation:

$$C_{IN} \geq \frac{\frac{1}{2} \times I_{Step} \times D_{max} \times T_{R\_PS}}{V_{IN\_Tran}}$$



Figure 18. VIN Transient Current Diagram

Either VIN ripple ( $\Delta VIN_{PP}$ ) or Vin transient ripple (VIN\_Tran) should meet the design requirements. For RTQ5132, the input voltage should be always higher than VIN\_UVLO threshold to confirm the PMIC's functionality. Moreover, it should be noticed that many de-rating factors, including VIN dc voltage, ac voltage and operating temperature, make equivalent capacitance smaller than the capacitance without bias.

A standard input capacitors' electrical specification is defined in Table 14. The electrical specifications include capacitance, rated voltage and the size code in inch. The DIMM vendors should select the input capacitors based on the Table 14.

| • • •     |           |               |  |  |
|-----------|-----------|---------------|--|--|
| Component | Value     | Physical Size |  |  |
| Cin       | 4.7μF     | 10V; 0402     |  |  |
| CINA      | 22µF (x2) | 10V; 0402     |  |  |
| Сілв      | 22µF (x2) | 10V; 0402     |  |  |
| CINC      | 22µF (x2) | 10V; 0402     |  |  |
| Свур      | 0.1µF     | 10V; 0201     |  |  |
| Свура     | 0.1µF     | 10V; 0201     |  |  |
| Свурв     | 0.1µF     | 10V; 0201     |  |  |
| Свурс     | 0.1µF     | 10V; 0201     |  |  |

#### **Bootstrap Circuit**

The bootstrap circuit is useful in a high-voltage gate

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation DSQ5132-06 September 2023 www.richtek.com



driver and operates as follows. When the SW node goes below the IC supply voltage Vcc (VDD) or is pulled down to ground (the low-side MOSFET is turned on and the high-side MOSFET is turned off), the bootstrap capacitor, CBOOT, charges through the bootstrap resistor, RBOOT, and bootstrap diode, DBOOT, from the VCC power supply, as shown in Figure 19. On the other hand, the voltage across VBOOT and SW can supply gate charge to high-side MOSFET when low-side MOSFET is turned off and SW node goes to a higher voltage, VOUT. In the meantime, the bootstrap diode reverses bias and blocks the rail voltage from the IC supply voltage, VCC.

Bootstrap charge current path Bootstrap discharge current path



Figure 19. Bootstrap Power Supply Circuit

# RTQ5132

There are some design considerations for a bootstrap circuit. First, the selection of bootstrap capacitor (CBOOT) is based on the maximum voltage drop across CBOOT to guarantee the high-side MOSFET has enough charge to turn on periodically. The maximum allowable voltage drop ( $\Delta$ VBOOT) depends on the minimum gate drive voltage (for the high-side MOSFET) to maintain. If VGSMIN is the minimum gate-source voltage, the capacitor drop must be:

$$\Delta V_{\text{BOOT}} = V_{\text{CC}} - V_{\text{F}} - V_{\text{GSMIN}}$$

where Vcc is the supply voltage of gate driver, and VF is the forward voltage drop of bootstrap diode.

Therefore, the value of bootstrap capacitor is calculated as:

$$C_{BOOT} = \frac{Q_{Total}}{\Delta V_{BOOT}}$$

where QTotal is the total amount of the charge required for driving the high-side MOSFET and some leakage charge in the chip.

Second, when the external bootstrap resistor is used, the resistance, RBOOT, introduces an additional voltage drop:

$$V_{RBOOT} = \frac{Q_{Total}}{t_{Charge}} \times R_{BOOT}$$

where t<sub>Charge</sub> is the bootstrap charging time (the lowside MOSFET turn-on time).

The power dissipation on RBOOT should be considered when choosing the package size of resistor. When estimating the maximum allowable voltage drop, the value of voltage drop of bootstrap resistor should be taken into account.

For example, assume VCC = 5V, VF = 0.7V, RBOOT =  $1\Omega$ , VGSMIN = 2.5V and QTotal = 5nC. The  $\Delta$ VBOOT can be calculated as 1.8V. The estimated CBOOT is 2.8nF. Generally, the  $\Delta$ VBOOT is not suggested to be too large and also need to consider the additional voltage drop on RBOOT. Moreover, the de-rating factors, including VIN dc voltage, ac voltage and operating temperature, makeor example, assume VCC = 5V, VF = 0.7V, RBOOT =  $1\Omega$ , VGSMIN = 2.5V and QTotal = 5nC. The  $\Delta$ VBOOT can be calculated as 1.8V. The estimated CBOOT is 2.8nF. Generally, the  $\Delta$ VBOOT is not suggested to be too large and also need to consider the additional voltage.

drop on RBOOT. Moreover, the de-rating factors, including VIN dc voltage, ac voltage and operating temperature, make quivalent capacitance be smaller. The common selection value of CBOOT is 100nF~220nF, that makes the  $\Delta$ VBOOT to be 50mV and 25mV separately. If choosing the bias capacitor with 0201 package and 6.3V voltage rating, the de-rating factor is about 0.5. Therefore, the  $\Delta$ VBOOT increases to 100mV and 50mV. In addition, the voltage drop on RBOOT = 1 $\Omega$  is 25mV as tcharge is 200nsec. Adding the RBOOT can reduce the EMI noise as well as voltage spike on phase node. However, the additional power loss will reduce the system efficiency.

#### VLDO\_1.8V and VLDO\_1.0V Decoupling Capacitor

The RTQ5132 integrates three LDO regulators (VLDO\_1.8V, VLDO\_1.0V).

The VLDO\_1.8V and VLDO\_1.0V LDOs are supplied by VIN. They provide power to system devices such as SPD, TS and RCD on the DIMM. Both VLDO\_1.8V and VLDO\_1.0V need a decoupling capacitor placed near output pin and the equivalent minimum capacitance should be at least 2.2 $\mu$ F. In many applications, a 4.7 $\mu$ F/6.3V/X5R/0402 capacitor is recommended. When choosing the package size and voltage rating of a capacitor, the de-rating coefficient versus voltage and temperature is important for taking account of equivalent capacitance under actual operating condition.

#### **Thermal Consideration**

The junction temperature should never exceed the absolute maximum junction temperature T<sub>J</sub>(MAX), listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

#### $P_{D(MAX)} = (T_{J(MAX)} - T_A)/\theta_{JA}$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-toambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended

## RICHTEK

Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-28L 3x4 (FC) package, the thermal resistance,  $\theta_{JA}$ , is 41°C/W on high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C)/(41^{\circ}C/W) = 2.43W$  for a WQFN-28L 3x4 (FC) package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 20 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 20. Derating Curve of Maximum Power Dissipation

#### **Layout Consideration**

Layout is very important in high frequency switching converter design. If designed improperly, the PCB can radiate excessive noise and contribute to the converter instability. Certain points must be considered before starting a layout for RTQ5132. Figure 21, show the recommended layout guide for reference. In Figure 21, the top layer layout of RTQ5132's EVB is demonstrated. It should be noticed that the components' size is considered and drawn in real relating size. Four inductors and one PMIC are on the same layer to avoid the necessary of phase node vias which can induce large phase ringing and EMI noise. Two bulk capacitors are placed at the same side the VIN pin for each rail. Place the small decoupling capacitor can help to filter out the high frequency voltage spike, reduce the phase ringing on phase pin. Bulk capacitors can provide prompt energy during output load transient. Most important thing is to keep away the noisy signal, like switching node, output caps' vias. Below are the key items of RTQ5132's EVB layout.

- Make traces of the high current paths as short and wide as possible.
- Put the input capacitor as close as possible to the device pins (VINA, VINB and VINC).
- The SW node encounters high frequency voltage swings so it should be kept in a small area. Keep sensitive components away from the SW node to prevent noise couple.
- The PGND pin should be connected to a strong ground plane for heat sinking and noise protection. For better power dissipation, adding thermal vias near PGND pin to connect between different layers is recommended.
- The ground of VIN is recommended to connect to AGND then connect to PGND layer through via.
- Place the decoupling capacitors as close as possible to the device pins (VIN and AGND).
- Differential routing the feedback traces for each rail and keep away from noisy signal on the EVB.
- The NC pins at the four corners are recommended to connect to PGND for better heat dissipation.
- ► For the dual-phase application, must put the output capacitors (C<sub>OUTA</sub> and C<sub>OUTB</sub>) as close as possible, and put the sense feedback node of SWA\_FB\_P at the center of VDD and VDDQ is needed.

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

## **RTQ5132**



Figure 21. RTQ5132 Layout Guide (Top Layer)



Figure 22. RTQ5132 Layout Guide (Bottom Layer)

Copyright © 2023 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation



### **Register Description**

#### **Register Attribute Definition**

| Attribute                                                              | Abbreviation | Description                                                                                                                                                   |
|------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read Only                                                              | RO           | This bit can be read by host. Write has no effect.                                                                                                            |
| Read/Write         RW         This bit can be read or written by host. |              | This bit can be read or written by host.                                                                                                                      |
| Write Only                                                             | WO           | This bit can only be written by host. Read from this bit return '0'.                                                                                          |
| Reserved                                                               | RV           | This bit is reserved for future expansion and its value must not be modified by host. The bit will return '0' when read. Write has no effect.                 |
| Write '1' Only                                                         | 10           | This bit can only be set (i.e. write '1') but not reset (i.e. write '0'). Write '0' has no effect.                                                            |
| Persistent                                                             | E            | This bit is persistent during power cycle                                                                                                                     |
| Protected                                                              | Ρ            | This bit is protected by the password registers. This bit cannot be read to or written unless the password code has been written into the password registers. |

#### **Register Map Breakdown**

| Region                    | Register Range   | Restriction                                                         |
|---------------------------|------------------|---------------------------------------------------------------------|
| Host User (NVM<br>and VM) | [R15 - R2F, R32] |                                                                     |
| DIMM Vendor<br>(NVM)      | [R40 - R6F]      | Register Modification is NOT allowed in Secure Mode                 |
| PMIC Vendor<br>(NVM)      | [R70 - RFF]      |                                                                     |
| Host Region               | [R20 – R2D]      | Registers are copied from DIMM Vendor<br>Region Setting at power-on |

#### Register Map (Host Region Map)

| Register | Attribute | Description                                                                                                                                                                                        |
|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R00      | RV        | R00 [7:0] - Reserved                                                                                                                                                                               |
| R01      | RV        | R01 [7:0] - Reserved                                                                                                                                                                               |
| R02      | RV        | R02 [7:0] - Reserved                                                                                                                                                                               |
| R03      | RV        | R03 [7:0] - Reserved                                                                                                                                                                               |
| R04      | ROE       | R04 [7] Global Error Count<br>R04 [6] Global Error Log - Buck OV or UV<br>R04 [5] Global Error Log - VIN_Bulk OV<br>R04 [4] Global Error Log - Critical Temperature<br>R04 [3:0] Reserved          |
| R05      | ROE       | R05 [7] Reserved<br>R05 [6] Power-On Reset - SWA Power Not Good<br>R05 [5] Reserved<br>R05 [4:3] Power-On Reset - SWB & SWC Power Not Good<br>R05 [2:0] Power-On Reset - High Level Error Log Code |



| Register | Attribute | Description                                                                                                                                                                                                                                                                                                                                       |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R06      | ROE       | R06 [7] Power-On Reset - SWA Undervoltage Lockout<br>R06 [6] Reserved<br>R06 [5:4] Power-On Reset - SWB & SWC Undervoltage Lockout<br>R06 [3] Power-On Reset - SWA Overvoltage<br>R06 [2] Reserved<br>R06 [1:0] Power-On Reset - SWB & SWC Overvoltage                                                                                            |
| R07      | ROE       | R07 [7:0] Reserved                                                                                                                                                                                                                                                                                                                                |
| R08      | RO        | R08 [7] Reserved<br>R08 [6] Critical Temperature Shutdown Status<br>R08 [5] SWA Output Power Good Status<br>R08 [4] Reserved<br>R08 [3:2] SWB, SWC Output Power Good Status<br>R08 [1] Reserved<br>R08 [0] VIN_Bulk Input Overvoltage Status                                                                                                      |
| R09      | RO        | <ul> <li>R09 [7] PMIC High Temperature Warning Status</li> <li>R09 [6] Reserved</li> <li>R09 [5] VOUT_1.8V Output Power Good Status</li> <li>R09 [4] Reserved</li> <li>R09 [3] SWA High Output Current Consumption Warning Status</li> <li>R09 [2] Reserved</li> <li>R09 [1:0] SWB, SWC High Output Current Consumption Warning Status</li> </ul> |
| R0A      | RO        | R0A [7] SWA Output Overvoltage Status<br>R0A [6] Reserved<br>R0A [5:4] SWB, SWC Output Overvoltage Status<br>R0A [3] PEC Error Status<br>R0A [2] Parity Error Status<br>R0A [1] IBI Status<br>R0A [0] Reserved                                                                                                                                    |
| R0B      | RO        | R0B [7] SWA Output Current Limiter Warning Status<br>R0B [6] Reserved<br>R0B [5:4] SWB, SWC Output Current Limiter Warning Status<br>R0B [3] SWA Output Undervoltage Lockout Status<br>R0B [2] Reserved<br>R0B [1:0] SWB, SWC Output Current Limiter Warning Status                                                                               |
| R0C      | RO        | R0C [7:0] SWA Output Current or Power or Total Output Power Measurement                                                                                                                                                                                                                                                                           |
| R0D      | RO        | R0D [7:0] Reserved                                                                                                                                                                                                                                                                                                                                |
| R0E      | RO        | R0E [7:6] Reserved<br>R0E [5:0] SWB Output Current or Power Measurement                                                                                                                                                                                                                                                                           |
| R0F      | RO        | R0F [7:6] Reserved<br>R0F [5:0] SWC Output Current or Power Measurement                                                                                                                                                                                                                                                                           |
| R10      | 10        | R10 [7:6] Reserved<br>R10 [5] Clear SWA Output Power Good Status<br>R10 [4] Reserved<br>R10 [3:2] Clear SWB, SWC Output Power Good Status<br>R10 [1] Reserved<br>R10 [0] Clear VIN_Bulk Input Overvoltage Status                                                                                                                                  |

RICHTEK

| Register | Attribute | Description                                                                                                                                                                                                                                                                                                                                                               |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R11      | 10        | <ul> <li>R11 [7] Clear PMIC High Temperature Warning Status</li> <li>R11 [6] Reserved</li> <li>R11 [5] Clear VOUT_1.8V Output Power Good Status</li> <li>R11 [4] Reserved</li> <li>R11 [3] Clear SWA High Output Current Consumption Warning Status</li> <li>R11 [2] Reserved</li> <li>R11 [1:0] Clear SWB, SWC High Output Current Consumption Warning Status</li> </ul> |
| R12      | 10        | R12 [7] Clear SWA Output Overvoltage Status<br>R12 [6] Reserved<br>R12 [5:4] Clear SWB, SWC Output Overvoltage Status<br>R12 [3] Clear PEC Error<br>R12 [2] Clear Parity Error<br>R12 [1:0] Reserved                                                                                                                                                                      |
| R13      | 10        | <ul> <li>R13 [7:4] Clear SWA Output Current Limiter Warning Status</li> <li>R13 [6] Reserved</li> <li>R13 [5:4] Clear SWB, SWC Output Current Limiter Warning Status</li> <li>R13 [3] Clear SWA Output Undervoltage Lockout Status</li> <li>R13 [2] Reserved</li> <li>R13 [1:0] Clear SWB, SWC Output Undervoltage Lockout Status</li> </ul>                              |
| R14      | RW        | R14 [7:3] Reserved<br>R14 [2] Clear VOUT_1.0V Output Power Good Status<br>R14 [1] Reserved<br>R14 [0] Clear Global Status                                                                                                                                                                                                                                                 |
| R15      | RW        | R15 [7:6] Reserved<br>R15 [5] Mask SWA Output Power Good Status<br>R15 [4] Reserved<br>R15 [3:2] Mask SWB, SWC Output Power Good Status<br>R15 [1] Reserved<br>R15 [0] Mask VIN_Bulk Input Overvoltage Status                                                                                                                                                             |
| R16      | RW        | R16 [7] Mask PMIC High Temperature Warning Status<br>R16 [6] Reserved<br>R16 [5] Mask VOUT_1.8V Output Power Good Status<br>R16 [4] Reserved<br>R16 [3:0] Mask SWA High Output Current Consumption Warning Status<br>R16 [2] Reserved<br>R16 [1:0] Mask SWB, SWC High Output Current Consumption Warning Status                                                           |
| R17      | RW        | R17 [7] Mask SWA Output Overvoltage<br>R17 [6] Reserved<br>R17 [5:4] Mask SWB, SWC Output Overvoltage<br>R17 [3] Mask PEC Error Status<br>R17 [2] Mask Parity Error Status<br>R17 [1:0] Reserved                                                                                                                                                                          |
| R18      | RW        | R18 [7] Mask SWA Output Current Limiter Warning Status<br>R18 [6] Reserved<br>R18 [5:4] Mask SWB, SWC Output Current Limiter Warning Status<br>R18 [3] Mask SWA Output Undervoltage Lockout Status<br>R18 [2] Reserved<br>R18 [3:0] Mask SWB, SWC Output Undervoltage Lockout Status                                                                                      |
| R19      | RW        | R19 [7:3] Reserved<br>R19 [2] Mask VOUT_1.0 V Output Power Good Status<br>R19 [1:0] Reserved                                                                                                                                                                                                                                                                              |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation

| RTQ51 | 132 |
|-------|-----|
|-------|-----|

| Register | Attribute | Description                                                                                                                                                                                                                           |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1A      | RW        | R1A [7:5] Reserved<br>R1A [4] Quiescent Power State Entry Enable<br>R1A [3] Reserved<br>R1A [2] VOUT_1.8 V Power Good Threshold Voltage<br>R1A [1] Output Power Select<br>R1A [0] VOUT_1.0 V Power Good Threshold Voltage             |
| R1B      | RW        | R1B [7] VIN_Bulk Input Overvoltage Threshold<br>R1B [6] Current or Power Meter Select<br>R1B [5] Reserved<br>R1B [4] Global Mask PWR_GOOD Output Pin<br>R1B [3] GSI_n Pin Enable<br>R1B [2:0] PMIC High Temperature Warning Threshold |
| R1C      | RW        | R1C [7:2] SWA Output High Current Threshold<br>R1C [1:0] Reserved                                                                                                                                                                     |
| R1D      | RW        | R1D [7:0] Reserved                                                                                                                                                                                                                    |
| R1E      | RW        | R1E [7:2] SWB Output High Current Threshold<br>R1E [1:0] Reserved                                                                                                                                                                     |
| R1F      | RW        | R1E [7:2] SWC Output High Current Threshold<br>R1E [1:0] Reserved                                                                                                                                                                     |
| R20      | RW        | R20 [7:6] SWA Output Current Limiter Warning Threshold<br>R20 [5:4] Reserved<br>R20 [3:2] SWB Output Current Limiter Warning Threshold<br>R20 [1:0] SWC Output Current Limiter Warning Threshold                                      |
| R21      | RW        | R21 [7:1] SWA Voltage Setting<br>R21 [0] SWA Power Good Low-Side Threshold                                                                                                                                                            |
| R22      | RW        | R22 [7:6] SWA Power Good High-Side Threshold<br>R22 [5:4] SWA Overvoltage Threshold<br>R22 [3:2] SWA Undervoltage Lockout Threshold<br>R22 [1:0] SWA Soft-Stop Time                                                                   |
| R23      | RW        | R23 [7:0] Reserved                                                                                                                                                                                                                    |
| R24      | RW        | R24 [7:0] Reserved                                                                                                                                                                                                                    |
| R25      | RW        | R25 [7:1] SWB Voltage Setting<br>R25 [0] SWB Power Good Low-Side Threshold                                                                                                                                                            |
| R26      | RW        | R26 [7:6] SWB Power Good High-Side Threshold<br>R26 [5:4] SWB Overvoltage Threshold<br>R26 [3:2] SWB Undervoltage Lockout Threshold<br>R26 [1:0] SWB Soft-Stop Time                                                                   |
| R27      | RW        | R27 [7:1] SWC Voltage Setting<br>R27 [0] SWC Power Good Low-Side Threshold                                                                                                                                                            |
| R28      | RW        | R28 [7:6] SWC Power Good High-Side Threshold<br>R28 [5:4] SWC Overvoltage Threshold<br>R28 [3:2] SWC Undervoltage Lockout Threshold<br>R28 [1:0] SWC Soft-Stop Time                                                                   |
| R29      | RW        | R29 [7:6] SWA Mode Select<br>R29 [5:4] SWA Switching Frequency<br>R29 [3:0] Reserved                                                                                                                                                  |
| R2A      | RW        | R2A [7:6] SWB Mode Select<br>R2A [5:4] SWB Switching Frequency<br>R2A [3:2] SWC Mode Select<br>R2A [1:0] SWC Switching Frequency                                                                                                      |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation



| Attribute | Description                                                                                                                                                                   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RW        | R2B [7:6] VOUT_1.8 V LDO Setting<br>R2B [5:3] Reserved<br>R2B [2:1] VOUT_1.0 V LDO Setting<br>R2B [0] Reserved                                                                |
| RW        | R2C [7:5] SWA Soft-Start Time<br>R2C [4:0] Reserved                                                                                                                           |
| RW        | R2D [7:5] SWB Soft-Start Time<br>R2D [4] Reserved<br>R2D [3:1] SWC Soft-Start Time<br>R2D [0] Reserved                                                                        |
| RW        | R2E [7:3] Reserved<br>R2E [2:0] PMIC Shutdown temperature threshold                                                                                                           |
| RW        | R2F [7] Reserved<br>R2F [6] SWA Enable<br>R2F [5] Reserved<br>R2F [4:3] SWB, SWC Enable<br>R2F [2] Secure or Programmable Mode Select<br>R2F [1:0] Mask Bits Register Control |
| RW        | R30 [7] ADC Enable<br>R30 [6:3] ADC Select<br>R30 [2] Reserved<br>R30 [1:0] ADC Register Update Frequency                                                                     |
| RO        | R31 [7:0] ADC Read Out                                                                                                                                                        |
| RW, RO    | R32 [7] VR Enable<br>R32 [6] Management Interface Selection<br>R32 [5] PWR_GOOD Signal IO Type<br>R32 [4:3] PMIC Power Good Output Signal Control<br>R32 [2:0] Reserved       |
| RO        | R33 [7:5] Temperature Measurement<br>R33 [4:3] Reserved<br>R33 [2] VOUT_1.0V Output Power Good Status<br>R33 [1:0] Reserved                                                   |
| RW, RO    | R34 [7] PEC Enable<br>R34 [6] IBI Enable<br>R34 [5] Parity Disable<br>R34 [4] Reserved<br>R34 [3:1] HID_CODE<br>R34 [0] Reserved                                              |
| RW        | R35 [7] Error Injection Enable<br>R35 [6:4] Rail Selection<br>R35 [3] Over and Undervoltage Select<br>R35 [2:0] Misc. Error Injection Type                                    |
| RV        | R36 [7:0] Reserved                                                                                                                                                            |
| WO        | R37 [7:0] Password Lower Byte 0                                                                                                                                               |
| WO        | R38 [7:0] Password Upper Byte 1                                                                                                                                               |
| RW        | R39 [7:0] Command Codes                                                                                                                                                       |
|           | RW RW RW RW RW RW RW RW RO RW RO RW, RO RO RW, RO RV RV RV RV RV WO                                                                                                           |

## **RTQ5132**

| Register | Attribute | Description                                                                                                                                                                                                                      |
|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R3A      | RW        | R3A [7] Reserved<br>R3A [6] Default Read Address Pointer Enable<br>R3A [5:4] Default Read Address Pointer Selection<br>R3A [3:2] Burst Length for Default Read Address Pointer Mode in PEC Enabled<br>Mode<br>R3A [1:0] Reserved |
| R3B      | ROE       | R3B [7:6] Reserved<br>R3B [5:4] Major Revision ID<br>R3B [3:1] Minor Revision ID<br>R3B [0] Reserved                                                                                                                             |
| R3C      | ROE       | R3C [7:0] VENDOR_ID_BYTE0                                                                                                                                                                                                        |
| R3D      | ROE       | R3D [7:0] VENDOR_ID_BYTE1                                                                                                                                                                                                        |
| R3E      | RV        | R3E [7:0] Reserved                                                                                                                                                                                                               |
| R3F      | RV        | R3E [7:0] Reserved                                                                                                                                                                                                               |

#### Register Map (DIMM Region Map)

| Register | Attribute | Description                                                                                                                                                         |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R40      | RWPE      | R40 [7:0] Power-On Sequence - Configuration 0                                                                                                                       |
| R41      | RWPE      | R41 [7:0] Power-On Sequence - Configuration 1                                                                                                                       |
| R42      | RWPE      | R42 [7:0] Power-On Sequence - Configuration 2                                                                                                                       |
| R43      | RWPE      | R43 [7:0] Reserved                                                                                                                                                  |
| R44      | RV        | R44 [7:0] Reserved                                                                                                                                                  |
| R45      | RWPE      | R45 [7:1] SWA Voltage Setting<br>R45 [0] SWA Power Good Low-Side Threshold                                                                                          |
| R46      | RWPE      | R46 [7:6] SWA Power Good High-Side Threshold<br>R46 [5:4] SWA Overvoltage Threshold<br>R46 [3:2] SWA Undervoltage Lockout Threshold<br>R46 [1:0] SWA Soft-Stop Time |
| R47      | RWPE      | R47 [7:0] Reserved                                                                                                                                                  |
| R48      | RWPE      | R48 [7:0] Reserved                                                                                                                                                  |
| R49      | RWPE      | R49 [7:1] SWB Voltage Setting<br>R49 [0] SWB Power Good Low-Side Threshold                                                                                          |
| R4A      | RWPE      | R4A [7:6] SWB Power Good High-Side Threshold<br>R4A [5:4] SWB Overvoltage Threshold<br>R4A [3:2] SWB Undervoltage Lockout Threshold<br>R4A [1:0] SWB Soft-Stop Time |
| R4B      | RWPE      | R4B [7:1] SWC Voltage Setting<br>R4B [0] SWC Power Good Low-Side Threshold                                                                                          |
| R4C      | RWPE      | R4C [7:6] SWC Power Good High-Side Threshold<br>R4C [5:4] SWC Overvoltage Threshold<br>R4C [3:2] SWC Undervoltage Lockout Threshold<br>R4C [1:0] SWC Soft-Stop Time |
| R4D      | RWPE      | R4D [7:6] SWA Mode Select<br>R4D [5:4] SWA Switching Frequency<br>R4D [3:0] Reserved                                                                                |



| R4E     | RWPE | R4E [7:6] SWB Mode Select<br>R4E [5:4] SWB Switching Frequency<br>R4E [3:2] SWC Mode Select<br>R4E [1:0] SWC Switching Frequency                                                                 |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R4F     | RWPE | R4F [7:1] Reserved<br>R4F [0] SWA and SWB Single or Dual Phase Regulator Mode Select                                                                                                             |
| R50     | RWPE | R50 [7:6] SWA Output Current Limiter Warning Threshold<br>R50 [5:4] Reserved<br>R50 [3:2] SWB Output Current Limiter Warning Threshold<br>R50 [1:0] SWC Output Current Limiter Warning Threshold |
| R51     | RWPE | R51 [7:6] VOUT_1.8V LDO Output Voltage Setting<br>R51 [5:3] Reserved<br>R51 [2:1] VOUT_1.0V LDO Voltage Setting<br>R51 [0] Reserved                                                              |
| R52-R57 | RV   | R52 [7:0] - R57 [7:0] Reserved                                                                                                                                                                   |
| R58     | RWPE | R58 [7:0] Power-off sequence - Configuration 0                                                                                                                                                   |
| R59     | RWPE | R59 [7:0] Power-off sequence - Configuration 1                                                                                                                                                   |
| R5A     | RWPE | R5A [7:0] Power-off sequence - Configuration 2                                                                                                                                                   |
| R5B     | RWPE | R5B [7:0] Reserved                                                                                                                                                                               |
| R5C     | RV   | R5C [7:0] Reserved                                                                                                                                                                               |
| R5D     | RWPE | R5D [7:5] SWA Soft-Start Time<br>R5D [4:0] Reserved                                                                                                                                              |
| R5E     | RWPE | R5E [7:5] SWB Soft-Start Time<br>R5E [4] Reserved<br>R5E [3:1] SWC Soft-Start Time<br>R5E [0] Reserved                                                                                           |
| R5F-R6F | RV   | R5F [7:0] to R6F [7:0] Reserved                                                                                                                                                                  |

#### **B-5 Host Region Registers**

| R00  |           |         |                     |  |
|------|-----------|---------|---------------------|--|
| Bits | Attribute | Default | Description         |  |
| 7:0  | RV        | 0       | R00 [7:0]: Reserved |  |

| R01  |           |         |                     |  |
|------|-----------|---------|---------------------|--|
| Bits | Attribute | Default | Description         |  |
| 7:0  | RV        | 0       | R01 [7:0]: Reserved |  |

| R02  | R02       |         |                     |  |  |
|------|-----------|---------|---------------------|--|--|
| Bits | Attribute | Default | Description         |  |  |
| 7:0  | RV        | 0       | R02 [7:0]: Reserved |  |  |

| <b>RTQ513</b> | 32 |
|---------------|----|
|---------------|----|

| R03  | R03       |         |                     |  |  |
|------|-----------|---------|---------------------|--|--|
| Bits | Attribute | Default | Description         |  |  |
| 7:0  | RV        | 0       | R03 [7:0]: Reserved |  |  |

| R04  | R04       |         |                                                                                                                                                                                           |  |  |
|------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                                               |  |  |
| 7    | ROE       | 0       | R04 [7]: GLOBAL_ERROR_COUNT<br>Global Error Count Since Last Erase Operation<br>0 = No Error or Only 1 Error Since Last Erase Operation<br>1 = > 1 Error Count since last Erase Operation |  |  |
| 6    | ROE       | 0       | R04 [6]: GLOBAL_ERROR_LOG_BUCK_OV_OR_UV<br>Global Error Log History for Buck Regulator Output Overvoltage or Undervoltage<br>0 = No Error Occurred<br>1 = Error Occurred                  |  |  |
| 5    | ROE       | 0       | R04 [5]: GLOBAL_ERROR_LOG_VIN_BULK_OVER_VOTLAGE<br>Global Error Log History for VIN_BULK Overvoltage<br>0 = No Error Occurred<br>1 = Error Occurred                                       |  |  |
| 4    | ROE       | 0       | R04 [4]: GLOBAL_ERROR_LOG_CRITICAL_TEMPERATURE<br>Global Error Log History for Critical Temperature<br>0 = No Error Occurred<br>1 = Error Occurred                                        |  |  |
| 3:0  | RV        | 0       | R04 [3:0]: Reserved                                                                                                                                                                       |  |  |

70



| R05  | R05       |         |                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 7    | RV        | 0       | R05 [7]: Reserved                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 6    | ROE       | 0       | R05 [6]: SWA_POWER_GOOD<br>PMIC Power-On - SWA Power Not Good<br>0 = Normal Power-On<br>1 = SWA Power Not Good                                                                                                                                                                                                                                  |  |  |  |
| 5    | ROE       | 0       | R05 [5]: Reserved                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 4    | ROE       | 0       | R05 [4]: SWB_POWER_GOOD<br>PMIC Power-On - SWB Power Not Good<br>0 = Normal Power-On<br>1 = SWB Power Not Good                                                                                                                                                                                                                                  |  |  |  |
| 3    | ROE       | 0       | R05 [3]: SWC_POWER_GOOD<br>PMIC Power-On - SWC Power Not Good<br>0 = Normal Power-On<br>1 = SWC Power Not Good                                                                                                                                                                                                                                  |  |  |  |
| 2:0  | ROE       | 0       | R05 [2:0]: PMIC_ERROR_LOG<br>PMIC Power-On - High Level Status Bit to Indicate Last Known Power Cycle or<br>System Reset<br>000 = Normal Power-On<br>001 = Reserved<br>010 = Buck Regulator Output Over or Undervoltage<br>011 = Critical Temperature<br>100 = VIN_Bulk Input Overvoltage<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved |  |  |  |

-

| R06  | R06       |         |                                                                                                                                                  |  |  |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                      |  |  |
| 7    | ROE       | 0       | R06 [7]: SWA_UNDER_VOLTAGE_LOCKOUT<br>PMIC Power-On - SWA Undervoltage Lockout<br>0 = Normal Power-On<br>1 = Power-On - SWA Undervoltage Lockout |  |  |
| 6    | ROE       | 0       | R06 [6]: Reserved                                                                                                                                |  |  |
| 5    | ROE       | 0       | R06 [5]: SWB_UNDER_VOLTAGE_LOCKOUT<br>PMIC Power-On - SWB Undervoltage Lockout<br>0 = Normal Power-On<br>1 = SWB Undervoltage Lockout            |  |  |
| 4    | ROE       | 0       | R06 [4]: SWC_UNDER_VOLTAGE_LOCKOUT<br>PMIC Power-On - SWC Undervoltage Lockout<br>0 = Normal Power-On<br>1 = SWC Undervoltage Lockout            |  |  |
| 3    | ROE       | 0       | R06 [3]: SWA_OVER_VOLTAGE<br>PMIC Power-On - SWA Overvoltage<br>0 = Normal Power-On<br>1 = SWA Overvoltage                                       |  |  |
| 2    | ROE       | 0       | R06 [2]: Reserved                                                                                                                                |  |  |
| 1    | ROE       | 0       | R06 [1]: SWB_OVER_VOLTAGE<br>PMIC Power-On - SWB Overvoltage<br>0 = Normal Power-On<br>1 = SWB Overvoltage                                       |  |  |
| 0    | ROE       | 0       | R06 [0]: SWC_OVER_VOLTAGE<br>PMIC Power-On - SWC Overvoltage<br>0 = Normal Power-On<br>1 = SWC Overvoltage                                       |  |  |

| R07  |           |         |                     |  |
|------|-----------|---------|---------------------|--|
| Bits | Attribute | Default | Description         |  |
| 7:0  | RV        | 0       | R07 [7:0]: Reserved |  |

72



| R08 - I | R08 - Power Good Status |         |                                                                                                                                                             |  |  |
|---------|-------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Attribute               | Default | Description                                                                                                                                                 |  |  |
| 7       | RO                      | 0       | R08 [7]: Reserved                                                                                                                                           |  |  |
| 6       | RO                      | 0       | R08 [6]: CRITICAL_TEMP_SHUTDOWN_STATUS<br>Critical Temperature Shutdown Status<br>0 = No Critical Temperature Shutdown<br>1 = Critical Temperature Shutdown |  |  |
| 5       | RO                      | 0       | R08 [5]: SWA_OUTPUT_POWER_GOOD_STATUS<br>Switch Node A Output Power Good Status<br>0 = Power Good<br>1 = Power Not Good                                     |  |  |
| 4       | RO                      | 0       | R08 [4]: Reserved                                                                                                                                           |  |  |
| 3       | RO                      | 0       | R08 [3]: SWB_OUTPUT_POWER_GOOD_STATUS<br>Switch Node B Output Power Good Status<br>0 = Power Good<br>1 = Power Not Good                                     |  |  |
| 2       | RO                      | 0       | R08 [2]: SWC_OUTPUT_POWER_GOOD_STATUS<br>Switch Node C Output Power Good Status<br>0 = Power Good<br>1 = Power Not Good                                     |  |  |
| 1       | RO                      | 0       | R08 [1]: Reserved                                                                                                                                           |  |  |
| 0       | RO                      | 0       | R08 [0]: VIN_BULK_INPUT_OVER_VOLTAGE_STATUS<br>VIN_BULK Input Supply Overvoltage Status<br>0 = No Overvoltage<br>1 = Overvoltage                            |  |  |

\_

| <b>RTQ51</b> | 32 |
|--------------|----|
|--------------|----|

\_

| R09  |           |         |                                                                                                                                                                                                                   |
|------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                                                                       |
| 7    | RO        | 0       | R09 [7]: PMIC_HIGH_TEMP_WARNING_STATUS<br>PMIC High Temperature Warning Status<br>0 = Temperature Below the Warning Threshold<br>1 = Temperature Exceeded the Warning Threshold                                   |
| 6    | RO        | 0       | R09 [6]: Reserved                                                                                                                                                                                                 |
| 5    | RO        | 0       | R09 [5]: VOUT_1.8V_OUTPUT_POWER_GOOD_STATUS<br>VOUT_1.8V LDO Output Power Good Status2<br>0 = Power Good<br>1 = Power Not Good                                                                                    |
| 4    | RO        | 0       | R09 [4]: Reserved                                                                                                                                                                                                 |
| 3    | RO        | 0       | R09[3]:<br>SWA_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Switch Node A High Output Current Consumption Warning Status<br>0 = No High Current Consumption Warning<br>1 = High Current Consumption Warning  |
| 2    | RO        | 0       | R09 [2]: Reserved                                                                                                                                                                                                 |
| 1    | RO        | 0       | R09 [1]:<br>SWB_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Switch Node B High Output Current Consumption Warning Status<br>0 = No High Current Consumption Warning<br>1 = High Current Consumption Warning |
| 0    | RO        | 0       | R09 [0]:<br>SWC_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Switch Node C High Output Current Consumption Warning Status<br>0 = No High Current Consumption Warning<br>1 = High Current Consumption Warning |



| R0A  |           |         |                                                                                                                             |
|------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                 |
| 7    | RO        | 0       | R0A [7]: SWA_OUTPUT_OVER_VOLTAGE_STATUS<br>Switch Node A Output Overvoltage Status<br>0 = No Overvoltage<br>1 = Overvoltage |
| 6    | RO        | 0       | R0A [6]: Reserved                                                                                                           |
| 5    | RO        | 0       | R0A [5]: SWB_OUTPUT_OVER_VOLTAGE_STATUS<br>Switch Node B Output Overvoltage Status<br>0 = No Overvoltage<br>1 = Overvoltage |
| 4    | RO        | 0       | R0A [5]: SWC_OUTPUT_OVER_VOLTAGE_STATUS<br>Switch Node C Output Overvoltage Status<br>0 = No Overvoltage<br>1 = Overvoltage |
| 3    | RO        | 0       | R0A [3]: PEC_ERROR_STATUS<br>Packet Error Code Status<br>0 = No PEC Error<br>1 = PEC Error                                  |
| 2    | RO        | 0       | R0A [2]: PARITY_ERROR_STATUS<br>T Bit Parity Error Status<br>0 = No Parity Error<br>1 = Parity Error                        |
| 1    | RO        | 0       | R0A [1]: IBI_STATUS<br>In Band Interrupt Status<br>0 = No Pending IBI<br>1 = Pending IBI                                    |
| 0    | RV        | 0       | R0A [0]: Reserved                                                                                                           |

-

| R0B  |           |         |                                                                                                                                                                        |
|------|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                            |
| 7    | RO        | 0       | R0B [7]: SWA_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Switch Node A Output Current Limiter Warning Status<br>0 = No Current Limiter Event<br>1 = Current Limiter Event |
| 6    | RO        | 0       | R0B [6]: Reserved                                                                                                                                                      |
| 5    | RO        | 0       | R0B [5]: SWB_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Switch Node B Output Current Limiter Warning Status<br>0 = No Current Limiter Event<br>1 = Current Limiter Event |
| 4    | RO        | 0       | R0B [4]: SWC_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Switch Node C Output Current Limiter Warning Status<br>0 = No Current Limiter Event<br>1 = Current Limiter Event |
| 3    | RO        | 0       | R0B [3]: SWA_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Switch Node A Output Undervoltage Lockout Status<br>0 = No Undervoltage Lockout<br>1 = Undervoltage Lockout        |
| 2    | RO        | 0       | R0B [2]: Reserved                                                                                                                                                      |
| 1    | RO        | 0       | R0B [1]: SWB_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Switch Node B Output Undervoltage Lockout Status<br>0 = No Undervoltage Lockout<br>1 = Undervoltage Lockout        |
| 0    | RO        | 0       | R0B [0]: SWC_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Switch Node C Output Undervoltage Lockout Status<br>0 = No Undervoltage Lockout<br>1 = Undervoltage Lockout        |



| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | RO        | 0       | R0C [7:0]: SWA_OUTPUT_CURRENT_POWER_MEASUREMENT         If Register R1A [1] = 0, Switch Node A Output Current or Output Power         Measurement         0000 0000 = Un-defined         0000 0010 = 0.125A or 125mW         0000 0011 = 0.25A or 250mW         0000 0101 = 0.25A or 375mW         0000 0101 = 0.625A or 625mW         0000 0111 = 0.625A or 625mW         0000 0111 = 0.75A or 750mW         0000 0100 = 1.0A or 1000mW         0000 1001 = 1.125A or 1125mW            0011 0111 = 6.875A or 6875mW         0001 1001 = 7.125A or 7125mW            0011 1001 = 7.25A or 7250mW         0011 1001 = 7.25A or 7250mW         0011 1011 = 7.375A or 7375mW         0011 1011 = 7.375A or 7625mW         0011 1101 = 7.55A or 7625mW         0011 1110 = 7.56A or 7625mW         0011 1110 = 7.5A or 7750mW         0011 1110 = 7.5A or 7750mW         0011 1111 >= 7.875A or 7875mW         All other encodings are reserved         If Register R1A [1] = 1, Sum of power measurement for Switch Outputs SW[AC]         0000 0000 = Un-defined         0000 0001 = 250mW         0000 0010 = 250mW         0000 0100 = 500mW               111 |

| R0D  |           |         |                     |
|------|-----------|---------|---------------------|
| Bits | Attribute | Default | Description         |
| 7:6  | RV        | 0       | R0D [7:0]: Reserved |

| R0E - | R0E - SWB Current & Power Measurement |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------|---------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits  | Attribute                             | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7:6   | RV                                    | 0       | R0E [7:6]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 5:0   | RO                                    | 0       | R0E [5:0]: SWB_OUTPUT_CURRENT_POWER_MEASUREMENT         Switch Node B Output Current or Output Power Measurement         000000 = Un-defined         000011 = 0.125A or 125mW         000010 = 0.25A or 250mW         000011 = 0.375A or 375mW         000100 = 0.5A or 500mW         000111 = 0.625A or 625mW         000111 = 0.625A or 625mW         000111 = 0.75A or 750mW         000111 = 0.875A or 875mW         001000 = 1.0A or 1000mW         001001 = 1.125A or 1125mW         001010 = 1.25A or 1250mW            11011 = 6.875A or 6875mW         111000 = 7.0A or 7000mW         111001 = 7.125A or 7125mW         111011 = 7.375A or 7375mW         111011 = 7.375A or 7375mW         111100 = 7.5A or 7250mW         111101 = 7.625A or 7625mW         111101 = 7.75A or 7750mW         111101 = 7.75A or 7750mW         111110 = 7.75A or 7750mW         111111 >= 7.875A or 7875mW |  |

| R0F - 3 | R0F - SWC Current & Power Measurement |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|---------|---------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Attribute                             | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 7:6     | RV                                    | 0       | R0F [7:6]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 5:0     | RO                                    | 0       | R0F [5:0]: SWC_OUTPUT_CURRENT_POWER_MEASUREMENT         Switch Node C Output Current or Output Power Measurement         000000 = Un-defined         000011 = 0.125A or 125mW         000010 = 0.25A or 250mW         000011 = 0.375A or 375mW         000100 = 0.5A or 500mW         00011 = 0.625A or 625mW         00011 = 0.625A or 625mW         00011 = 0.75A or 750mW         00011 = 0.75A or 750mW         000100 = 1.0A or 1000mW         001001 = 1.125A or 1125mW            110111 = 6.875A or 6875mW         111000 = 7.0A or 7000mW         111001 = 7.125A or 7125mW         111101 = 7.25A or 7250mW         111101 = 7.375A or 7375mW         111101 = 7.55A or 7375mW         111110 = 7.55A or 7625mW         111110 = 7.75A or 7750mW         111111 >= 7.875A or 7875mW |  |  |

| RICHTEK |
|---------|
|---------|

| R10  |           |         |                                                                                                                                      |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                          |
| 7:6  | RV        | 0       | R10 [7:6]: Reserved                                                                                                                  |
| 5    | 10        | 0       | R10 [5]: CLEAR_SWA_OUTPUT_POWER_GOOD_STATUS<br>Clear SWA Output Power Good Status.<br>1 = Clear "Register R08" [5]                   |
| 4    | 10        | 0       | R10 [4]: Reserved                                                                                                                    |
| 3    | 10        | 0       | R10 [3]: CLEAR_SWB_OUTPUT_POWER_GOOD_STATUS<br>Clear SWB Output Power Good Status.<br>1 = Clear "Register R08" [3]                   |
| 2    | 10        | 0       | R10 [2]: CLEAR_SWC_OUTPUT_POWER_GOOD_STATUS<br>Clear SWC Output Power Good Status.<br>1 = Clear "Register R08" [2]                   |
| 1    | 10        | 0       | R10 [1]: Reserved                                                                                                                    |
| 0    | 10        | 0       | R10 [0]: CLEAR_VIN_BULK_INPUT_OVER_VOLTAGE_STATUS<br>Clear VIN_BULK Input Supply Overvoltage Status.<br>1 = Clear "Register R08" [0] |

| R11  | R11       |         |                                                                                                                                                                             |  |  |
|------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                                 |  |  |
| 7    | 10        | 0       | R11 [7]: CLEAR_PMIC_HIGH_TEMP_WARNING_STATUS<br>Clear PMIC High Temperature Warning Status.<br>1 = Clear "Register R09" [7]                                                 |  |  |
| 6    | 10        | 0       | R11 [6]: Reserved                                                                                                                                                           |  |  |
| 5    | 10        | 0       | R11 [5]: CLEAR_VOUT_1.8V_OUTPUT_POWER_GOOD_STATUS<br>Clear VOUT_1.8V Output Power Good Status<br>1 = Clear "Register R09" [5]                                               |  |  |
| 4    | 10        | 0       | R11 [4]: Reserved                                                                                                                                                           |  |  |
| 3    | 10        | 0       | R11 [3]:<br>CLEAR_SWA_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Clear Switch Node A High Output Current Consumption Warning Status.<br>1 = Clear "Register R09" [3] |  |  |
| 2    | 10        | 0       | R11 [2]: Reserved                                                                                                                                                           |  |  |
| 1    | 10        | 0       | R11 [1]:<br>CLEAR_SWB_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Clear Switch Node B High Output Current Consumption Warning Status.<br>1 = Clear "Register R09" [1] |  |  |
| 0    | 10        | 0       | R11 [0]:<br>CLEAR_SWC_HIGH_OUTPUT_CURRENT_CONSUMPTION_WARNING_STATUS<br>Clear Switch Node C High Output Current Consumption Warning Status.<br>1 = Clear "Register R09" [0] |  |  |

i

| R12  | R12       |         |                                                                                                                                 |  |  |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                     |  |  |
| 7    | 10        | 0       | R12 [7]: CLEAR_SWA_OUTPUT_OVER_VOLTAGE_STATUS<br>Clear Switch Node A Output Overvoltage Status.<br>1 = Clear "Register R0A" [7] |  |  |
| 6    | 10        | 0       | R12 [6]: Reserved                                                                                                               |  |  |
| 5    | 10        | 0       | R12 [5]: CLEAR_SWB_OUTPUT_OVER_VOLTAGE_STATUS<br>Clear Switch Node B Output Overvoltage Status.<br>1 = Clear "Register R0A" [5] |  |  |
| 4    | 10        | 0       | R12 [4]: CLEAR_SWC_OUTPUT_OVER_VOLTAGE_STATUS<br>Clear Switch Node C Output Overvoltage Status.<br>1 = Clear "Register R0A" [4] |  |  |
| 3    | 10        | 0       | R12 [3]: CLEAR_PER_ERROR_STATUS<br>Clear PEC Error Status.<br>1 = Clear "Register 0x0A" [3]                                     |  |  |
| 2    | 10        | 0       | R12 [2]: CLEAR_PARITY_ERROR_STATUS<br>Clear Parity Error Status.<br>1 = Clear "Register 0x0A" [2]                               |  |  |
| 1:0  | RV        | 0       | R12 [1:0]: Reserved                                                                                                             |  |  |

| R13  | R13       |         |                                                                                                                                                        |  |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits | Attribute | Default | Description                                                                                                                                            |  |
| 7    | 10        | 0       | R13 [7]: CLEAR_SWA_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Clear Switch Node A Output Current Limiter Warning Status.<br>1 = Clear "Register R0B" [7] |  |
| 6    | 10        | 0       | R13 [6]: Reserved                                                                                                                                      |  |
| 5    | 10        | 0       | R13 [5]: CLEAR_SWB_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Clear Switch Node B Output Current Limiter Warning Status.<br>1 = Clear "Register R0B" [5] |  |
| 4    | 10        | 0       | R13 [4]: CLEAR_SWC_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Clear Switch Node C Output Current Limiter Warning Status.<br>1 = Clear "Register R0B" [4] |  |
| 3    | 10        | 0       | R13 [3]: CLEAR_SWA_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Clear Switch Node A Output Undervoltage Lockout Status.<br>1 = Clear "Register R0B" [3]      |  |
| 2    | 10        | 0       | R13 [2]: Reserved                                                                                                                                      |  |
| 1    | 10        | 0       | R13 [1]: CLEAR_SWB_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Clear Switch Node B Output Undervoltage Lockout Status.<br>1 = Clear "Register R0B" [1]      |  |
| 0    | 10        | 0       | R13 [0]: CLEAR_SWC_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Clear Switch Node C Output Undervoltage Lockout Status.<br>1 = Clear "Register R0B" [0]      |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



| R14  | R14       |         |                                                                                                                                |  |  |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                    |  |  |
| 7:3  | RV        | 0       | R14 [7:3]: Reserved                                                                                                            |  |  |
| 2    | 10        | 0       | R14 [2]: CLEAR_VOUT_1.0V_OUTPUT_POWER_GOOD_STATUS<br>Clear VOUT_1.0V Output Power Good Status.<br>1 = Clear "Register R33" [2] |  |  |
| 1    | RV        | 0       | R14 [1]: Reserved                                                                                                              |  |  |
| 0    | 10        | 0       | R14 [0]: GLOBAL_CLEAR_STATUS<br>Clear all status bits.<br>1 = Clear all status bits                                            |  |  |

| R15  |           |         |                                                                                                                                                                                                                                       |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                           |
| 7:6  | RV        | 0       | R15 [6]: Reserved                                                                                                                                                                                                                     |
| 5    | RW        | 1       | R15 [5]: MASK_SWA_OUTPUT_POWER_GOOD_STATUS<br>Mask SWA Output Power Good Status Event1.<br>0 = Do Not Mask SWA Output Power Good Status Event<br>1 = Mask SWA Output Power Good Status Event                                          |
| 4    | RW        | 0       | R15 [4]: Reserved                                                                                                                                                                                                                     |
| 3    | RW        | 1       | R15 [3]: MASK_SWB_OUTPUT_POWER_GOOD_STATUS<br>Mask SWB Output Power Good Status Event1,2.<br>0 = Do Not Mask SWB Output Power Good Status Event<br>1 = Mask SWB Output Power Good Status Event                                        |
| 2    | RW        | 1       | R15 [2]: MASK_SWC_OUTPUT_POWER_GOOD_STATUS<br>Mask SWC Output Power Good Status Event1.<br>0 = Do Not Mask SWC Output Power Good Status Event<br>1 = Mask SWC Output Power Good Status Event                                          |
| 1    | RW        | 0       | R15 [1]: Reserved                                                                                                                                                                                                                     |
| 0    | RW        | 0       | R15 [0]: MASK_VIN_BULK_INPUT_OVER_VOLTAGE_STATUS<br>Mask VIN_Bulk Input Supply Overvoltage Status Event.<br>0 = Do Not Mask VIN_Bulk Input Supply Overvoltage Status Event<br>1 = Mask VIN_Bulk Input Supply Overvoltage Status Event |

| <b>RTQ513</b> 2 | 2 |
|-----------------|---|
|-----------------|---|

| R16  |           |         |                                                                                                                                                                                                                                                                                                                |  |
|------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                                                    |  |
| 7    | RW        | 0       | R16 [7]: MASK_PMIC_HIGH_TEMP_WARNING_STATUS<br>Mask PMIC High Temperature Warning Status Event.<br>0 = Do Not Mask PMIC High Temperature Warning Status Event<br>1 = Mask PMIC High Temperature Warning Status Event                                                                                           |  |
| 6    | RW        | 0       | R16 [6]: Reserved                                                                                                                                                                                                                                                                                              |  |
| 5    | RW        | 1       | R16 [5]: MASK_VOUT_1.8V_OUTPUT_POWER_GOOD_STATUS<br>Mask VOUT_1.8V Output Power Good Status Event.<br>0 = Do Not Mask 1.8V Output Power Good Status Event<br>1 = Mask 1.8V Output Power Good Status Event                                                                                                      |  |
| 4    | RW        | 0       | R16 [4]: Reserved                                                                                                                                                                                                                                                                                              |  |
| 3    | RW        | 0       | R16 [3]: MASK_SWA_HIGH_OUTPUT_CURRENT_CONSUMPTION_<br>WARNING_STATUS<br>Mask Switch Node A High Output Current Consumption Warning Status Event.<br>0 = Do Not Mask Switch Node A Output Current Consumption Warning Status<br>Event<br>1 = Mask Switch Node A Output Current Consumption Warning Status Event |  |
| 2    | RW        | 0       | R16 [2]: Reserved                                                                                                                                                                                                                                                                                              |  |
| 1    | RW        | 0       | R16 [1]: MASK_SWB_HIGH_OUTPUT_CURRENT_CONSUMPTION_<br>WARNING_STATUS<br>Mask Switch Node B High Output Current Consumption Warning Status Event<br>0 = Do Not Mask Switch Node B Output Current Consumption Warning Status<br>Event<br>1 = Mask Switch Node B Output Current Consumption Warning Status Event  |  |
| 0    | RW        | 0       | R16 [0]: MASK_SWC_HIGH_OUTPUT_CURRENT_CONSUMPTION_<br>WARNING_STATUS<br>Mask Switch Node C High Output Current Consumption Warning Status Event.<br>0 = Do Not Mask Switch Node C Output Current Consumption Warning Status<br>Event<br>1 = Mask Switch Node C Output Current Consumption Warning Status Event |  |



| R17  | R17       |         |                                                                                                                                                                                                                                 |  |  |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                     |  |  |
| 7    | RW        | 0       | R17 [7]: MASK_SWA_OUTPUT_OVER_VOLTAGE_STATUS<br>Mask Switch Node A Output Overvoltage Status Event.<br>0 = Do Not Mask Switch Node A Output Overvoltage Status Event<br>1 = Mask Switch Node A Output Overvoltage Status Event  |  |  |
| 6    | RW        | 0       | R17 [6]: Reserved                                                                                                                                                                                                               |  |  |
| 5    | RW        | 0       | R17 [5]: MASK_SWB_OUTPUT_OVER_VOLTAGE_STATUS<br>Mask Switch Node B Output Overvoltage Status Event2.<br>0 = Do Not Mask Switch Node B Output Overvoltage Status Event<br>1 = Mask Switch Node B Output Overvoltage Status Event |  |  |
| 4    | RW        | 0       | R17 [4]: MASK_SWC_OUTPUT_OVER_VOLTAGE_STATUS<br>Mask Switch Node C Output Overvoltage Status Event.<br>0 = Do Not Mask Switch Node C Output Overvoltage Status Event<br>1 = Mask Switch Node C Output Overvoltage Status Event  |  |  |
| 3    | RW        | 0       | R17 [3]: MASK_PEC_ERROR_STATUS<br>Mask PEC Error Event for GSI_n output Only<br>0 = Do Not Mask PEC Error Status Event<br>1 = Mask PEC Error Status                                                                             |  |  |
| 2    | RW        | 0       | R17 [2]: MASK_PARITY_ERROR_STATUS<br>Mask Parity Error Event for GSI_n output Only<br>0 = Do Not Mask Parity Error Status Event<br>1 = Mask Parity Error Status                                                                 |  |  |
| 1:0  | RV        | 0       | R17 [1:0]: Reserved                                                                                                                                                                                                             |  |  |

| RTQ51 | 32 |
|-------|----|
|       |    |

| R18  |           |         |                                                                                                                                                                                                                                                                               |
|------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                   |
| 7    | RW        | 0       | R18 [7]: MASK_SWA_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Mask Switch Node A Output Current Limiter Warning Status Event.<br>0 = Do Not Mask Switch Node A Output Current Limiter Warning Status Event<br>1 = Mask Switch Node A Output Current Limiter Warning Status Event |
| 6    | RW        | 0       | R18 [6]: Reserved                                                                                                                                                                                                                                                             |
| 5    | RW        | 0       | R18 [5]: MASK_SWB_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Mask Switch Node B Output Current Limiter Warning Status Event.<br>0 = Do Not Mask Switch Node B Output Current Limiter Warning Status Event<br>1 = Mask Switch Node B Output Current Limiter Warning Status Event |
| 4    | RW        | 0       | R18 [4]: MASK_SWC_OUTPUT_CURRENT_LIMITER_WARNING_STATUS<br>Mask Switch Node C Output Current Limiter Warning Status Event.<br>0 = Do Not Mask Switch Node C Output Current Limiter Warning Status Event<br>1 = Mask Switch Node C Output Current Limiter Warning Status Event |
| 3    | RW        | 0       | R18 [3]: MASK_SWA_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Mask Switch Node A Output Undervoltage Lockout Status Event.<br>0 = Do Not Mask Switch Node A Output Undervoltage Lockout Status Event<br>1 = Mask Switch Node A Output Undervoltage Lockout Status Event            |
| 2    | RW        | 0       | R18 [2]: Reserved                                                                                                                                                                                                                                                             |
| 1    | RW        | 0       | R18 [1]: MASK_SWB_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Mask Switch Node B Output Undervoltage Lockout Status Event3.<br>0 = Do Not Mask Switch Node B Output Undervoltage Lockout Status Event<br>1 = Mask Switch Node B Output Undervoltage Lockout Status Event           |
| 0    | RW        | 0       | R18 [0]: MASK_SWC_OUTPUT_UNDER_VOLTAGE_LOCKOUT_STATUS<br>Mask Switch Node C Output Undervoltage Lockout Status Event.<br>0 = Do Not Mask Switch Node C Output Undervoltage Lockout Status Event<br>1 = Mask Switch Node C Output Undervoltage Lockout Status Event            |

| R19  | R19       |         |                                                                                                                                                                                                           |  |  |
|------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                                                               |  |  |
| 7:3  | RV        | 0       | R19 [7:3]: Reserved                                                                                                                                                                                       |  |  |
| 2    | RW        | 1       | R19 [2]: MASK_VOUT_1.0V_OUTPUT_POWER_GOOD_STATUS<br>Mask VOUT_1.0V Output Power Good Status Event.<br>0 = Do Not Mask 1.0V Output Power Good Status Event<br>1 = Mask 1.0V Output Power Good Status Event |  |  |
| 1:0  | RV        | 0       | R19 [1:0]: Reserved                                                                                                                                                                                       |  |  |



| R1A  |           |         |                                                                                                                                                                                                                           |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                                                                               |
| 7:5  | RW        | 000     | R1A [7:5]: Reserved                                                                                                                                                                                                       |
| 4    | RV        | 0       | R1A [4]: QUIESCENT_STATE_EN<br>PMIC Quiescent State Entry Enable<br>0 = Disable<br>1 = Enable                                                                                                                             |
| 3    | RW        | 0       | R1A [3]: Reserved                                                                                                                                                                                                         |
| 2    | RW        | 0       | R1A [2]: VOUT_1.8V_POWER_GOOD_THRESHOLD_VOLTAGE<br>VOUT 1.8V LDO Output Threshold Voltage for Power Good Status<br>0 = 1.6V<br>1 = Reserved                                                                               |
| 1    | RW        | 0       | R1A [1]: OUTPUT_POWER_SELECT<br>Switch Regulator Output Power Select<br>0 = Report Power Measurement for Each Rail in R0C, R0E & R0F<br>1 = Report Total Power Measurement of Each Rail in R0C                            |
| 0    | RW        | 0       | R1A [0]: VLDO_1.0V_POWER_GOOD_THRESHOLD_VOLTAGE<br>VOUT 1.0V LDO Output Threshold Voltage for Power Good Status<br>0 = -10% from the setting in "Register R51" [2:1]<br>1 = -15% from the setting in "Register R51" [2:1] |

| R1B  |           |         |                                                                                                                                                                                                                                                                                                                                                   |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                                                                                       |
| 7    | RW        | 0       | R1B [7]: VIN_BULK_OVER_VOLTAGE_THRESHOLD<br>VIN_Bulk Input Overvoltage Threshold Setting For GSI_n Assertion<br>0 = 5.8 V to 6 V (Varies across vendors)<br>1 = Reserved                                                                                                                                                                          |
| 6    | RW        | 0       | R1B [6]: CURRENT_OR_POWER_METER_SELECT<br>PMIC Output Regulator Measurement - Current or Power Meter<br>0 = Report Current Measurements in registers<br>1 = Report Power Measurements in registers                                                                                                                                                |
| 5    | RW        | 0       | R1B [5]: Reserved                                                                                                                                                                                                                                                                                                                                 |
| 4    | RW        | 0       | R1B [4]: GLOBAL_PWR_GOOD_PIN_STATUS_MASK<br>Global Mask PWR_GOOD Output Pin<br>0 = Not Masked<br>1 = Masked                                                                                                                                                                                                                                       |
| 3    | RW        | 0       | R1B [3]: GSI_N_PIN_ENABLE<br>Enable GSI_n Pin<br>0 = Disable GSI_n Pin<br>1 = Enable GSI_n Pin                                                                                                                                                                                                                                                    |
| 2:0  | RW        | 101     | R1B [2:0]: PMIC_HIGH_TEMPERATURE_WARNING_THRESHOLD<br>PMIC High Temperature Warning Threshold<br>000 = Reserved<br>001 = PMIC temperature >= 85°C<br>010 = PMIC temperature >= 95°C<br>011 = PMIC temperature >= 105°C<br>100 = PMIC temperature >= 115°C<br>101 = PMIC temperature >= 125°C<br>110 = PMIC temperature >= 135°C<br>111 = Reserved |

| R1C - | R1C - SWA High Current Warning Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-------|------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                                | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 7:2   | RW                                       | 011000  | R1C [7:2]:<br>SWA_OUTPUT_HIGH_CURRENT_CONSUMPTION_WARNING_THRESHOLD<br>Switch Node A Output High Current Consumption Warning Threshold<br>00000 = Un-defined<br>00001 = > 0.125A<br>000010 = > 0.25A<br>00010 = > 0.375A<br>000101 = > 0.625A<br>000111 = > 0.875A<br>001100 = > 1.0A<br>001001 = > 1.125A<br><br>110111 = > 2.875A<br>011000 = > 3.0A<br>011001 = > 3.125A<br><br>110111 = > 6.875A<br>111001 = > 7.125A<br>111011 = > 7.25A<br>111011 = > 7.35A<br>111101 = > 7.625A<br>111101 = > 7.75A<br>111111 = > 7.875A |  |  |
| 1:0   | RV                                       | 0       | R1C [1:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

| R1D  | R1D       |         |                     |
|------|-----------|---------|---------------------|
| Bits | Attribute | Default | Description         |
| 7:0  | RV        | 0       | R1D [7:0]: Reserved |



| R1E - | R1E - SWB High Current Warning Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------|------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                                | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 7:2   | RW                                       | 011000  | R1E [7:2]:<br>SWB_OUTPUT_HIGH_CURRENT_CONSUMPTION_WARNING_THRESHOLD<br>Switch Node B Output High Current Consumption Warning Threshold<br>000000 = Un-defined<br>000001 = > 0.125A<br>000010 = > 0.25A<br>000101 = > 0.375A<br>000101 = > 0.625A<br>000101 = > 0.625A<br>000101 = > 0.625A<br>001001 = > 0.75A<br>001001 = > 1.0A<br>001001 = > 1.125A<br><br>010111 = > 2.875A<br>011000 = > 3.0A<br><br>110111 = > 6.875A<br>111001 = > 7.25A<br>11101 = > 7.375A<br>111101 = > 7.55A<br>111101 = > 7.75A<br>111111 = > 7.875A |  |  |
| 1:0   | RV                                       | 0       | R1E [1:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |



| R1F - 3 | R1F - SWC High Current Warning Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|---------|------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits    | Attribute                                | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 7:2     | RW                                       | 011000  | R1F [7:2]:<br>SWC_OUTPUT_HIGH_CURRENT_CONSUMPTION_WARNING_THRESHOLD<br>Switch Node C Output High Current Consumption Warning Threshold<br>00000 = Un-defined<br>00001 => 0.125A<br>000010 => 0.25A<br>00010 => 0.5A<br>000101 => 0.625A<br>000101 => 0.625A<br>000101 => 0.75A<br>00100 => 1.0A<br>001001 => 1.0A<br>001001 => 1.125A<br><br>101111 => 2.875A<br>011000 => 3.0A<br>011001 => 3.125A<br><br>110111 => 6.875A<br>111001 => 7.25A<br>111011 => 7.25A<br>111101 => 7.5A<br>111101 => 7.5A<br>111101 => 7.625A<br>111111 => 7.875A |  |
| 1:0     | RV                                       | 0       | R1F [1:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |



| R20  | R20       |         |                                                                                                                                                        |  |  |  |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Attribute | Default | Description                                                                                                                                            |  |  |  |
| 7:6  | RW        | 11      | R20 [7:6]:<br>SWA_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>For COT Mode, Ivalley_limit:<br>00 = 3A<br>01 = 3.5A<br>10 = 4A<br>11 = 4.5A     |  |  |  |
| 5:4  | RV        | 00      | R20 [5:4]: Reserved                                                                                                                                    |  |  |  |
| 3:2  | RW        | 11      | R20 [3:2]:<br>SWB_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>For COT Mode, Ivalley_limit:<br>00 = 3A<br>01 = 3.5A<br>10 = 4A<br>11 = 4.5A     |  |  |  |
| 1:0  | RW        | 11      | R20 [1:0]:<br>SWC_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>For COT Mode, Ivalley_limit:<br>00 = 0.5A<br>01 = 1.0A<br>10 = 1.5A<br>11 = 2.0A |  |  |  |

| R21 - 3 | R21 - SWA Voltage Setting |         |                                                                                                                                                                                                                                                    |  |  |
|---------|---------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Attribute                 | Default | Description                                                                                                                                                                                                                                        |  |  |
| 7:1     | RW                        | 0111100 | R21 [7:1]: SWA_VOLTAGE_SETTING<br>Switch Node A Output Regulator Voltage Setting<br>000 0000 = 800mV<br>000 0001 = 805mV<br>000 0010 = 810mV<br><br>011 1100 = 1100mV<br><br>111 1101 = 1425mV<br>111 1110 = 1430mV<br>111 1111 = 1435mV           |  |  |
| 0       | RW                        | 0       | R21 [0]:<br>SWA_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node A Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R21," [7:1]<br>1 = -7.5% from the setting in "Register R21," [7:1] |  |  |

| R22 - 3 | R22 - SWA Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|---------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute           | Default | Description                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7:6     | RW                  | 01      | R22 [7:6]:<br>SWA_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node A Output Threshold High-Side Voltage "Upper bound level" For<br>Power Good Status<br>00 = +5% from the setting in "Register R21," [7:1]<br>01 = +7.5% from the setting in "Register R21," [7:1]<br>10 = +10% from the setting in "Register R21," [7:1]<br>11 = +3% from the setting in "Register R21," [7:1] |  |  |  |
| 5:4     | RW                  | 10      | R22 [5:4]: SWA_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node A Output Regulator Threshold For Overvoltage Status<br>00 = +7.5% from the setting in "Register R21," [7:1]<br>01 = +10% from the setting in "Register R21," [7:1]<br>10 = +12.5% from the setting in "Register R21," [7:1]<br>11 = +5% from the setting in "Register R21," [7:1]                                               |  |  |  |
| 3:2     | RW                  | 00      | R22 [3:2]: SWA_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node A Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R21," [7:1]<br>01 = -12.5% from the setting in "Register R21," [7:1]<br>10 = -5% from the setting in "Register R21," [7:1]<br>11 = -7.5% from the setting in "Register R21," [7:1]                             |  |  |  |
| 1:0     | RW                  | 11      | R22 [1:0]: SWA_OUTPUT_SOFT_STOP_TIME<br>SWA Output Regulator Soft-Stop Time After VR Disable<br>00 = 0.5ms<br>01 = 1ms<br>10 = 2ms<br>11 = 4ms                                                                                                                                                                                                                                               |  |  |  |

| R23  | R23       |         |                     |
|------|-----------|---------|---------------------|
| Bits | Attribute | Default | Description         |
| 7:0  | RV        | 0       | R23 [7:0]: Reserved |

| R24  | R24       |         |                     |  |
|------|-----------|---------|---------------------|--|
| Bits | Attribute | Default | Description         |  |
| 7:0  | RV        | 0       | R24 [7:0]: Reserved |  |



| R25 - \$ | R25 - SWB Voltage Setting |         |                                                                                                                                                                                                                                                    |  |  |
|----------|---------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Attribute                 | Default | Description                                                                                                                                                                                                                                        |  |  |
| 7:1      | RW                        | 0111100 | R25 [7:1]: SWB_VOLTAGE_SETTING<br>Switch Node B Output Regulator Voltage Setting<br>000 0000 = 800mV<br>000 0001 = 805mV<br>000 0010 = 810mV<br><br>011 1100 = 1100mV<br><br>111 1101 = 1425mV<br>111 1110 = 1430mV<br>111 1111 = 1435mV           |  |  |
| 0        | RW                        | 0       | R25 [0]:<br>SWB_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node B Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R25," [7:1]<br>1 = -7.5% from the setting in "Register R25," [7:1] |  |  |

| R26 - \$ | R26 - SWB Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|----------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Attribute           | Default | Description                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 7:6      | RW                  | 01      | R26 [7:6]:<br>SWB_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node B Output Threshold High-Side Voltage "Upper bound" For Power<br>Good Status<br>00 = +5% from the setting in "Register R25," [7:1]<br>01 = +7.5% from the setting in "Register R25," [7:1]<br>10 = +10% from the setting in "Register R25," [7:1]<br>11 = +3% from the setting in "Register R25," [7:1] |  |  |
| 5:4      | RW                  | 10      | R26 [5:4]: SWB_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node B Output Regulator Threshold For Overvoltage Status<br>00 = +7.5% from the setting in "Register R25," [7:1]<br>01 = +10% from the setting in "Register R25," [7:1]<br>10 = +12.5% from the setting in "Register R25," [7:1]<br>11 = +5% from the setting in "Register R25," [7:1]                                         |  |  |
| 3:2      | RW                  | 00      | R26 [3:2]: SWB_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node B Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R25," [7:1]<br>01 = -12.5% from the setting in "Register R25," [7:1]<br>10 = -5% from the setting in "Register R25," [7:1]<br>11 = -7.5% from the setting in "Register R25," [7:1]                       |  |  |
| 1:0      | RW                  | 11      | R26 [1:0]: SWB_OUTPUT_SOFT_STOP_TIME<br>SWB Output Regulator Soft-Stop Time After VR Disable<br>00 = 0.5ms<br>01 = 1ms<br>10 = 2ms<br>11 = 4ms                                                                                                                                                                                                                                         |  |  |

| R27 - 3 | R27 - SWC Voltage Setting |         |                                                                                                                                                                                                                                                    |  |  |  |
|---------|---------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute                 | Default | Description                                                                                                                                                                                                                                        |  |  |  |
| 7:1     | RW                        | 0111100 | R27 [7:1]: SWC_VOLTAGE_SETTING<br>Switch Node C Output Regulator Voltage Setting<br>000 0000 = 1500mV<br>000 0001 = 1505mV<br>000 0010 = 1510mV<br><br>011 1100 = 1800mV<br><br>111 1101 = 2125mV<br>111 1110 = 2130mV<br>111 1111 = 2135mV        |  |  |  |
| 0       | RW                        | 0       | R27 [0]:<br>SWC_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node C Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R27," [7:1]<br>1 = -7.5% from the setting in "Register R27," [7:1] |  |  |  |

| R28 - 3 | R28 - SWC Threshold |         |                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|---------|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Attribute           | Default | Description                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 7:6     | RW                  | 01      | R28 [7:6]:<br>SWC_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node C Output Threshold High-Side Voltage "Upper bound" For Power<br>Good Status<br>00 = +5% from the setting in "Register R27" [7:1]<br>01 = +7.5% from the setting in "Register R27" [7:1]<br>10 = +10% from the setting in "Register R27" [7:1]<br>11 = +3% from the setting in "Register R27" [7:1] |  |  |
| 5:4     | RW                  | 10      | R26 [5:4]: SWC_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Overvoltage Status<br>00 = +7.5% from the setting in "Register R25" [7:1]<br>01 = +10% from the setting in "Register R25" [7:1]<br>10 = +12.5% from the setting in "Register R25" [7:1]<br>11 = +5% from the setting in "Register R27" [7:1]                                         |  |  |
| 3:2     | RW                  | 00      | R26 [3:2]: SWC_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R25" [7:1]<br>01 = -12.5% from the setting in "Register R25" [7:1]<br>10 = -5% from the setting in "Register R27" [7:1]<br>11 = -7.5% from the setting in "Register R27" [7:1]                       |  |  |
| 1:0     | RW                  | 11      | R26 [1:0]: SWC_OUTPUT_SOFT_STOP_TIME<br>SWC Output Regulator Soft-Stop Time After VR Disable<br>00 = 1ms<br>01 = 2ms<br>10 = 4ms<br>11 = 8ms                                                                                                                                                                                                                                       |  |  |



| R29 - \$ | R29 - SW[A:B] FSW & Mode |         |                                                                                                                                                                                                                                                   |  |  |  |
|----------|--------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits     | Attribute                | Default | Description                                                                                                                                                                                                                                       |  |  |  |
| 7:6      | RW                       | 10      | R29 [7:6]: SWA_MODE_SELECT<br>Switch Node A Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; Forced CCM (Constant on Time; Continuous Current Mode) |  |  |  |
| 5:4      | RW                       | 00      | R29 [5:4]: SWA_SWITCHING_FREQ<br>Switch Node A Output Regulator Switching Frequency (Note)<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                         |  |  |  |
| 3:0      | RW                       | 0000    | R29 [3:0]: Reserved                                                                                                                                                                                                                               |  |  |  |

(Note: Notification for that only 750kHz operating frequency available in dual phase operation, 0x29[5:4]/0x2A[5:4] FREQ setting will be blocked.)

| R2A - | R2A - SWC FSW & Mode |         |                                                                                                                                                                                                                                                   |  |  |
|-------|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute            | Default | Description                                                                                                                                                                                                                                       |  |  |
| 7:6   | RW                   | 10      | R2A [7:6]: SWB_MODE_SELECT<br>Switch Node B Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; Forced CCM (Constant on Time; Continuous Current Mode) |  |  |
| 5:4   | RW                   | 00      | R2A [5:4]: SWB_SWITCHING_FREQ<br>Switch Node B Output Regulator Switching Frequency<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                                |  |  |
| 3:2   | RW                   | 10      | R2A [3:2]: SWC_MODE_SELECT<br>Switch Node D Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; Forced CCM (Constant on Time; Continuous Current Mode) |  |  |
| 1:0   | RW                   | 00      | R2A [1:0]: SWC_SWITCHING_FREQ<br>Switch Node C Output Regulator Switching Frequency<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                                |  |  |

\_

| R2B  |           |         |                                                                                                                         |
|------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------|
| Bits | Attribute | Default | Description                                                                                                             |
| 7:6  | RW        | 01      | R2B [7:6]: VOUT_1.8V _VOLTAGE_SETTING<br>VLDO_1.8V Voltage Setting:<br>00 = 1.7V<br>01 = 1.8V<br>10 = 1.9V<br>11 = 2.0V |
| 5    | RV        | 0       | R2B [5]: Reserved                                                                                                       |
| 4    | RV        | 0       | R2B [4]: Reserved                                                                                                       |
| 3    | RV        | 0       | R2B [3]: Reserved                                                                                                       |
| 2:1  | RW        | 01      | R2B [2:1]: VOUT_1.0V _VOLTAGE_SETTING<br>VLDO_1.0V Voltage Setting:<br>00 = 0.9V<br>01 = 1.0V<br>10 = 1.1V<br>11 = 1.2V |
| 0    | RV        | 0       | R2B [0]: Reserved                                                                                                       |

| R2C - | R2C - SWA Soft-Start & STOP Time |         |                                                                                                                                                                     |  |  |
|-------|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                        | Default | Description                                                                                                                                                         |  |  |
| 7:5   | RW                               | 001     | R2C [7:5]: SWA_OUTPUT_SOFT_START_TIME<br>SWA Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |
| 4:0   | RV                               | 0       | R2C [4:0]: Reserved                                                                                                                                                 |  |  |



| R2D - 3 | R2D - SW[B:C] Soft-Start & STOP Time |         |                                                                                                                                                                     |  |  |  |
|---------|--------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute                            | Default | Description                                                                                                                                                         |  |  |  |
| 7:5     | RW                                   | 001     | R2D [7:5]: SWB_OUTPUT_SOFT_START_TIME<br>SWB Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |  |
| 4       | RV                                   | 0       | R2D [4]: Reserved                                                                                                                                                   |  |  |  |
| 3:1     | RW                                   | 001     | R2D [3:1]: SWC_OUTPUT_SOFT_START_TIME<br>SWC Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |  |
| 0       | RV                                   | 0       | R2D [0]: Reserved                                                                                                                                                   |  |  |  |

| R2E - 3 | R2E - Shutdown Temp. Threshold |         |                                                                                                                                                                                                                                                                                                                            |  |  |
|---------|--------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits    | Attribute                      | Default | Description                                                                                                                                                                                                                                                                                                                |  |  |
| 7:3     | RV                             | 0       | R2E [7:3]: Reserved                                                                                                                                                                                                                                                                                                        |  |  |
| 2:0     | RW                             | 100     | R2E [2:0]: PMIC_SHUTDOWN_TEMPERATURE_THRESHOLD<br>PMIC Shutdown Temperature Threshold<br>000 = PMIC Temperature >= 105°C<br>001 = PMIC Temperature >= 115°C<br>010 = PMIC Temperature >= 125°C<br>011 = PMIC Temperature >= 135°C<br>100 = PMIC Temperature >= 145°C<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved |  |  |

\_

| <b>RTQ51</b> 3 | 32 |
|----------------|----|
|----------------|----|

\_

| R2F - | R2F - PMIC Configuration |         |                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------|--------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Attribute                | Default | Description                                                                                                                                                                                                                                                                                              |  |  |  |
| 7     | RW                       | 0       | R2F [7]: Reserved                                                                                                                                                                                                                                                                                        |  |  |  |
| 6     | RW                       | 0       | R2F [6]: SWA_REGULATOR_CONTROL<br>Disable SWA Regulator Output<br>0 = Disable Switch Node A Output Regulator<br>1 = Enable Switch Node A Output Regulator                                                                                                                                                |  |  |  |
| 5     | RW                       | 0       | R2F [5]: Reserved                                                                                                                                                                                                                                                                                        |  |  |  |
| 4     | RW                       | 0       | R2F [4]: SWB_REGULATOR_CONTROL<br>Disable SWB Regulator Output<br>0 = Disable Switch Node B Output Regulator<br>1 = Enable Switch Node B Output Regulator                                                                                                                                                |  |  |  |
| 3     | RW                       | 0       | R2F [3]: SWC_REGULATOR_CONTROL<br>Disable SWC Regulator Output<br>0 = Disable Switch Node C Output Regulator<br>1 = Enable Switch Node C Output Regulator                                                                                                                                                |  |  |  |
| 2     | RW                       | 0       | R2F [2]: SECURE_MODE<br>PMIC Mode Operation<br>0 = Secure Mode Operation<br>1 = Programmable Mode Operation                                                                                                                                                                                              |  |  |  |
| 1:0   | RW                       | 10      | R2F [1:0]: MASK_BITS_REGISTER_CONTROL<br>Mask Bits Register Control<br>00 = Mask GSI_n Signal Only (PWR_GOOD Signal will assert)<br>01 = Mask PWR_GOOD Only (GSI_n signal will assert)<br>10 = Mask GSI_n and PWR_GOOD Signals (neither PWR_GOOD assert or<br>GSI_n signal will assert)<br>11 = Reserved |  |  |  |



| R30 - / | R30 - ADC Enable |         |                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|---------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits    | Attribute        | Default | Description                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 7       | RW               | 0       | R30 [7]: ADC_ENABLE<br>Enable ADC (Analog to Digital Conversion)<br>0 = Disable<br>1 = Enable                                                                                                                                                                                                                                                                           |  |  |  |  |
| 6:3     | RW               | 0       | R30 [6:3]: ADC_SELECT<br>Input Selection for ADC Readout<br>0000 = SWA Output Voltage<br>0001 = Reserved<br>0010 = SWB Output Voltage<br>0101 = SWC Output Voltage<br>0100 = Reserved<br>0101 = VIN_BULK Input Voltage<br>0110 = Reserved<br>0111 = Reserved<br>1000 = VOUT_1.8V Output Voltage<br>1001 = VOUT_1.0V Output Voltage<br>All other encodings are reserved. |  |  |  |  |
| 2       | RV               | 0       | R30 [2]: Reserved                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 1:0     | RW               | 0       | R30 [1:0]: ADC_REGISTER_UPDATE_FREQUENCY<br>ADC Current or Power Measurement Update Frequency<br>00 = 1ms<br>01 = 2ms<br>10 = 4ms<br>11 = 8ms                                                                                                                                                                                                                           |  |  |  |  |

| R31 - / | R31 - ADC Read |         |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|---------|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute      | Default | Description                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 7:0     | RO             | 0       | R31 [7:0]: ADC_READ<br>ADC Output Voltage Reading (Applies to SW[A:C], VOUT_1.8V, VOUT_1.0V)<br>0000 0000 = Undefined<br>0000 0001 = 15mV<br>0000 0010 = 30mV<br><br>1111 1111 >= 3825mV<br>ADC Output Voltage Reading (Applies to VIN_BULK Input Voltage)<br>0000 0000 = Undefined<br>0000 0001 = 70mV<br>0000 0010 = 140mV<br><br>1111 1111 >= 17850mV |  |  |  |

| R32 - I | R32 - PMIC_EN & Mgmt Interface Selection |         |                                                                                                                                                                                                               |  |  |  |
|---------|------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute                                | Default | Description                                                                                                                                                                                                   |  |  |  |
| 7       | RW                                       | 0       | R32 [7]: VR_ENABLE<br>PMIC Enable<br>0 = PMIC Disable<br>1 = PMIC Enable                                                                                                                                      |  |  |  |
| 6       | RO                                       | 0       | R32 [6]: MANAGEMENT_INTERFACE_SELECTION<br>PMIC Management Bus Interface Protocol Selection<br>0 = I <sup>2</sup> C Interface (Max speed 1MHZ)<br>1 = I <sup>3</sup> C Basic Protocol                         |  |  |  |
| 5       | RW                                       | 0       | R32 [5]: PWR_GOOD_IO_TYPE<br>PMIC PWR_GOOD Output Signal Type<br>0 = Output only<br>1 = Input and Output                                                                                                      |  |  |  |
| 4:3     | RW                                       | 00      | R32 [4:3]: PMIC_PWR_OUTPUT_SIGNAL_CONTROL<br>PMIC PWR_GOOD Output Signal Control<br>0x = PMIC controls PWR_GOOD on its own based on internal status<br>10 = PWR_GOOD Output Low<br>11 = PWR_GOOD Output Float |  |  |  |
| 2:0     | RV                                       | 0       | R32 [2:0]: Reserved                                                                                                                                                                                           |  |  |  |

| R33 - <sup>-</sup> | R33 - Temp_Meas & LDO Status |         |                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|--------------------|------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits               | Attribute                    | Default | Description                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 7:5                | RO                           | 0       | R33 [7:5]: TEMPERATURE_MEASUREMENT<br>PMIC Temperature<br>$000 = \le 80^{\circ}C (\pm 5^{\circ}C)$<br>$001 = 85^{\circ}C (\pm 5^{\circ}C)$<br>$010 = 95^{\circ}C (\pm 5^{\circ}C)$<br>$011 = 105^{\circ}C (\pm 5^{\circ}C)$<br>$100 = 115^{\circ}C (\pm 5^{\circ}C)$<br>$101 = 125^{\circ}C (\pm 5^{\circ}C)$<br>$110 = 135^{\circ}C (\pm 5^{\circ}C)$<br>$111 = > 140^{\circ}C (\pm 5^{\circ}C)$ |  |  |
| 4:3                | RO                           | 0       | R33 [4]: Reserved                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 2                  | RO                           | 0       | R33 [2]: VOUT_1.0V_OUTPUT_POWER_GOOD_STATUS<br>VOUT_1.0V LDO Output Power Good Status<br>0 = Power Good<br>1 = Power Not Good                                                                                                                                                                                                                                                                     |  |  |
| 1:0                | RV                           | 0       | R33 [1:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                               |  |  |



| R34 – | R34 – PEC/IBI/PARITY/HID_CODE |         |                                                                                                                        |  |  |
|-------|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                     | Default | Description                                                                                                            |  |  |
| 7     | RW                            | 0       | R34 [7]: PEC_ENABLE<br>Packet Error Code Enable (Applicable Only if R32 [6] = '1')<br>0 = Disable<br>1 = Enable        |  |  |
| 6     | RO                            | 0       | R34 [6]: IBI_ENABLE<br>In Band Interrupt Enable (Applicable Only if R32 [6] = '1')<br>0 = Disable<br>1 = Enable        |  |  |
| 5     | RW                            | 0       | R34 [5]: PARITY_DISABLE<br>T Bit Parity Code Disable (Applicable Only if R32 [6] = '1'.)<br>0 = Enable<br>1 = Disable4 |  |  |
| 4     | RV                            | 0       | R34 [4]: Reserved                                                                                                      |  |  |
| 3:1   | RW                            | 111     | R34 [3:1]: HID_CODE<br>PMIC's 3-bit HID Code<br>000<br>001<br>010<br>011<br>100<br>101<br>111                          |  |  |
| 0     | RV                            | 0       | R34 [0]: Reserved                                                                                                      |  |  |

| <b>RTQ5132</b> |
|----------------|
|----------------|

| R35 - I | R35 - Error Injection |         |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits    | Attribute             | Default | Description                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 7       | RW                    | 0       | R35 [7]: ERROR_INJECTION_ENABLE<br>Error Injection Enable<br>0 = Disable<br>1 = Enable                                                                                                                                                                                                                                           |  |  |  |
| 6:4     | RW                    | 0       | R35 [6:4]: ERROR_INJECTION_RAIL_SELECTION<br>Error Injection - Input Rail and Output Rail Selection<br>000 = Undefined<br>001 = SWA Output Only<br>010 = Reserved<br>011 = SWB Output Only<br>100 = SWC Output Only<br>101 = VIN_Bulk Input Only<br>110 = Reserved<br>111 = Do Not Use                                           |  |  |  |
| 3       | RW                    | 0       | R35 [3]: OVER_VOLTAGE_UNDER_VOLTAGE_SELECT<br>Overvoltage or Undervoltage Selection for Bits R35[6:4]<br>0 = Overvoltage<br>1 = Undervoltage                                                                                                                                                                                     |  |  |  |
| 2:0     | RW                    | 0       | R35 [2:0]: MISC_ERROR_INJECTION_TYPE<br>Miscellaneous Error Injection Type<br>000 = Undefined<br>001 = Reserved<br>010 = Critical Temperature Shutdown<br>011 = High Temperature Warning Threshold<br>100= VOUT_1.8V LDO Power Good<br>101 = High Current Consumption Warning<br>110 = Reserved<br>111 = Current Limiter Warning |  |  |  |

| R36 - I | R36 - Reserved |         |                     |  |
|---------|----------------|---------|---------------------|--|
| Bits    | Attribute      | Default | Description         |  |
| 7:0     | RV             | 0       | R36 [7:0]: Reserved |  |

### R37 - DIMM Vendor Region Password Lower Byte

| Bits | Attribute | Default | Description                                                                                                                                |
|------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | wo        | 0       | R37 [7:0]:<br>DIMM_VENDOR_MEMORY_REGION_PASSWORD_LOWER_BYTE<br>DIMM Vendor Memory Region (R40 - R6F) Password - Lower Byte<br>[7:0] = Code |

| R38 - | R38 - DIMM Vendor Region Password Upper Byte |         |                                                                                                                                            |  |
|-------|----------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits  | Attribute                                    | Default | Description                                                                                                                                |  |
| 7:0   | wo                                           | 0       | R38 [7:0]:<br>DIMM_VENDOR_MEMORY_REGION_PASSWORD_UPPER_BYTE<br>DIMM Vendor Memory Region (R40 - R6F) Password - Upper Byte<br>[7:0] = Code |  |



#### R39 - DIMM Vendor Password Control

| Bits | Attribute | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | RW        | 0       | <ul> <li>Host Region Codes:<br/>0x74: Clear Registers R04 to R07, Erase MTP memory for R04 Register.</li> <li>DIMM Vendor Region (R40 to R6F) Write Codes:<br/>0x00: Lock DIMM Vendor Region.</li> <li>0x40: Unlock DIMM Vendor Region. Password needs to be present in R37 &amp; R38<br/>registers.</li> <li>0x80: Burn DIMM Vendor Region Password. New password needs to be present<br/>in R37 &amp; R38.</li> <li>0x81: Burn DIMM Vendor Region - R40 to R4F</li> <li>0x82: Burn DIMM Vendor Region - R50 to R5F</li> <li>0x85: Burn DIMM Vendor Region - R60 to R6F</li> <li>DIMM Vendor Region (R40 to R6F) Read Codes:</li> <li>0x5A: Burning is complete in DIMM Vendor region.</li> </ul> |

| R3A – | R3A – Default Address Pointer |         |                                                                                                                                                                                                                                                                          |  |  |
|-------|-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                     | Default | Description                                                                                                                                                                                                                                                              |  |  |
| 7     | RV                            | 0       | R3A [7]: Reserved                                                                                                                                                                                                                                                        |  |  |
| 6     | RW                            | 0       | R3A [6]: DEFAULT_READ_ADDRESS_POINTER_ENABLE<br>Enable Default Address Read Pointer when PMIC sees STOP operation<br>0 = Disable Default Address Pointer (address pointer is set by Host)<br>1 = Enable Default Address Pointer; Address selected by register bits [5:4] |  |  |
| 5:4   | RW                            | 0       | R3A [5:4]: DEFAULT_READ_STARTING_ADDRESS<br>Default Read Address Pointer Selection when PMIC sees STOP operation<br>00 = R08<br>01 = R0C<br>10 = Reserved<br>11 = Reserved                                                                                               |  |  |
| 3:2   | RW                            | 0       | R3A [3:2]: BURST_LENGTH_FOR_READ_DEFAULT_ADDR_POINTER<br>Burst Length (# of Bytes) to be transferred for Read Default Address Pointer<br>Mode<br>00 = 2 Bytes<br>01 = 4 Bytes<br>10 = Reserved<br>11 = 16 Bytes                                                          |  |  |
| 1:0   | RV                            | 0       | R3A [1:0]: Reserved                                                                                                                                                                                                                                                      |  |  |

| R3B - | R3B - Revision ID, PMIC Current Capability Selection |         |                                                                                                                                                                                       |  |  |  |
|-------|------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Attribute                                            | Default | Description                                                                                                                                                                           |  |  |  |
| 7:6   | ROE                                                  | 0       | R3B [7:6]: Reserved                                                                                                                                                                   |  |  |  |
| 5:4   | ROE                                                  |         | R3B [5:4]: REVISION_ID_MAJOR_STEPPING<br>Major Revision Stepping<br>00 = Revision 1<br>01 = Revision 2<br>10 = Revision 3<br>11 = Revision 4                                          |  |  |  |
| 3:1   | ROE                                                  |         | R3B [3:1]: REVISION_ID_MINOR_STEPPING<br>Minor Revision Stepping<br>000 = Revision 0<br>001 = Revision 1<br>010 = Revision 2<br>011 = Revision 3<br>All other encodings are reserved. |  |  |  |
| 0     | ROE                                                  |         | R3B [0]: Reserved                                                                                                                                                                     |  |  |  |

| R3C - | R3C - Vendor ID Byte0 |          |                                                                      |  |  |  |
|-------|-----------------------|----------|----------------------------------------------------------------------|--|--|--|
| Bits  | Attribute             | Default  | Description                                                          |  |  |  |
| 7:0   | ROE                   | 10001010 | R3C [7:0]: VENDOR_ID_BYTE0<br>Vendor Identification Register Byte 0. |  |  |  |

| R3D - 7 | R3D - Vendor ID Byte1 |          |                                                                      |  |  |  |
|---------|-----------------------|----------|----------------------------------------------------------------------|--|--|--|
| Bits    | Attribute             | Default  | Description                                                          |  |  |  |
| 7:0     | ROE                   | 10001100 | R3D [7:0]: VENDOR_ID_BYTE1<br>Vendor Identification Register Byte 1. |  |  |  |

| R3E - | R3E - Reserved |         |                     |  |  |
|-------|----------------|---------|---------------------|--|--|
| Bits  | Attribute      | Default | Description         |  |  |
| 7:0   | RV             | 0       | R3E [7:0]: Reserved |  |  |

| R3F - I | R3F - Reserved |         |                     |  |  |
|---------|----------------|---------|---------------------|--|--|
| Bits    | Attribute      | Default | Description         |  |  |
| 7:0     | RV             | 0       | R3F [7:0]: Reserved |  |  |



#### **DIMM Vendor Region Registers**

| R40 – | R40 – Power-On Sequence Configuration 0 |         |                                                                                                                                                                                                   |  |  |
|-------|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                               | Default | Description                                                                                                                                                                                       |  |  |
| 7     | RWPE                                    | 1       | R40 [7]: POWER_ON_SEQUENCE_CONFIG0<br>PMIC Power-On Sequence Config0<br>0 = Do Not Execute Config0<br>1 = Execute Config0                                                                         |  |  |
| 6     | RWPE                                    | 0       | R40 [6]: POWER_ON_SEQUENCE_CONFIG0_SWA_ENABLE<br>Enable Switch Node A Output Regulator.<br>0 = Disable Switch Node A Output Regulator<br>1 = Enable Switch Node A Output Regulator                |  |  |
| 5     | RWPE                                    | 0       | R40 [5]: Reserved                                                                                                                                                                                 |  |  |
| 4     | RWPE                                    | 0       | R40 [4]: POWER_ON_SEQUENCE_CONFIG0_SWB_ENABLE<br>Enable Switch Node B Output Regulator.<br>0 = Disable Switch Node B Output Regulator<br>1 = Enable Switch Node B Output Regulator                |  |  |
| 3     | RWPE                                    | 1       | R40 [3]: POWER_ON_SEQUENCE_CONFIG0_SWC_ENABLE<br>Enable Switch Node C Output Regulator.<br>0 = Disable Switch Node C Output Regulator<br>1 = Enable Switch Node C Output Regulator                |  |  |
| 2:0   | RWPE                                    | 001     | R40 [2:0]: POWER_ON_SEQUENCE_CONFIG0_IDLE<br>Idle time after Power-On Sequence Config0<br>000 = 0ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br>100 = 8ms<br>101 = 10ms<br>110 = 12ms<br>111 = 24ms |  |  |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

| R41 – | R41 – Power-On Sequence Configuration 1 |         |                                                                                                                                                                                                   |  |  |
|-------|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                               | Default | Description                                                                                                                                                                                       |  |  |
| 7     | RWPE                                    | 1       | R41 [7]: POWER_ON_SEQUENCE_CONFIG1<br>PMIC Power-On Sequence Config 1<br>0 = Do Not Execute Config<br>1 = Execute Command 1                                                                       |  |  |
| 6     | RWPE                                    | 1       | R41 [6]: POWER_ON_SEQUENCE_CONFIG1_SWA_ENABLE<br>Enable Switch Node A Output Regulator.<br>0 = Disable Switch Node A Output Regulator<br>1 = Enable Switch Node A Output Regulator                |  |  |
| 5     | RWPE                                    | 0       | R41 [5]: Reserved                                                                                                                                                                                 |  |  |
| 4     | RWPE                                    | 1       | R41 [4]: POWER_ON_SEQUENCE_CONFIG1_SWB_ENABLE<br>Enable Switch Node B Output Regulator.<br>0 = Disable Switch Node B Output Regulator<br>1 = Enable Switch Node B Output Regulator                |  |  |
| 3     | RWPE                                    | 1       | R41 [3]: POWER_ON_SEQUENCE_CONFIG1_SWC_ENABLE<br>Enable Switch Node C Output Regulator.<br>0 = Disable Switch Node C Output Regulator<br>1 = Enable Switch Node C Output Regulator                |  |  |
| 2:0   | RWPE                                    | 001     | R41 [2:0]: POWER_ON_SEQUENCE_CONFIG1_IDLE<br>Idle time after Power-On Sequence Config1<br>000 = 0ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br>100 = 8ms<br>101 = 10ms<br>110 = 12ms<br>111 = 24ms |  |  |



| R42 – | R42 – Power-On Sequence Configuration 2 |         |                                                                                                                                                                                                   |  |  |
|-------|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                               | Default | Description                                                                                                                                                                                       |  |  |
| 7     | RWPE                                    | 0       | R42 [7]: POWER_ON_SEQUENCE_CONFIG2<br>PMIC Power-On Sequence Config2<br>0 = Do Not Execute Config2<br>1 = Execute Config2                                                                         |  |  |
| 6     | RWPE                                    | 0       | R42 [6]: POWER_ON_SEQUENCE_CONFIG2_SWA_ENABLE<br>Enable Switch Node A Output Regulator.<br>0 = Disable Switch Node A Output Regulator<br>1 = Enable Switch Node A Output Regulator                |  |  |
| 5     | RWPE                                    | 0       | R42 [5]: Reserved                                                                                                                                                                                 |  |  |
| 4     | RWPE                                    | 0       | R42 [4]: POWER_ON_SEQUENCE_CONFIG2_SWB_ENABLE<br>Enable Switch Node B Output Regulator.<br>0 = Disable Switch Node B Output Regulator<br>1 = Enable Switch Node B Output Regulator                |  |  |
| 3     | RWPE                                    | 0       | R42 [3]: POWER_ON_SEQUENCE_CONFIG2_SWC_ENABLE<br>Enable Switch Node C Output Regulator.<br>0 = Disable Switch Node C Output Regulator<br>1 = Enable Switch Node C Output Regulator                |  |  |
| 2:0   | RWPE                                    | 000     | R42 [2:0]: POWER_ON_SEQUENCE_CONFIG2_IDLE<br>Idle time after Power-On Sequence Config2<br>000 = 0ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br>100 = 8ms<br>101 = 10ms<br>110 = 12ms<br>111 = 24ms |  |  |

| R43- R | R43- Reserved |         |                     |  |  |
|--------|---------------|---------|---------------------|--|--|
| Bits   | Attribute     | Default | Description         |  |  |
| 7:0    | RV            | -       | R43 [7:0]: Reserved |  |  |

| R44 – | R44 – Reserved |         |                     |  |  |
|-------|----------------|---------|---------------------|--|--|
| Bits  | Attribute      | Default | Description         |  |  |
| 7:0   | RV             | -       | R44 [7:0]: Reserved |  |  |

| R45 – | SWA Voltag | e Setting |                                                                                                                                                                                                                                                  |
|-------|------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits  | Attribute  | Default   | Description                                                                                                                                                                                                                                      |
| 7:1   | RWPE       | 0111100   | R45 [7:1]: SWA_VOLTAGE_SETTING<br>Switch Node A Output Regulator Voltage Setting<br>000 0000 = 800mV<br>000 0001 = 805mV<br>000 0010 = 810mV<br><br>011 1100 = 1100mV<br><br>111 1101 = 1425mV<br>111 1110 = 1430mV<br>111 1111 = 1435mV         |
| 0     | RWPE       | 0         | R45 [0]:<br>SWA_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node A Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R45" [7:1]<br>1 = -7.5% from the setting in "Register R45" [7:1] |

| R46 – | R46 – SWA Threshold, Soft-stop Time |         |                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------|-------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits  | Attribute                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7:6   | RWPE                                | 01      | R46 [7:6]:<br>SWA_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node A Output Threshold High-Side Voltage "Upper bound" For Power<br>Good Status<br>00 = +5% from the setting in "Register R45" [7:1]<br>01 = +7.5% from the setting in "Register R45" [7:1]<br>10 = +10% from the setting in "Register R45" [7:1]<br>11 = +3% from the setting in "Register R45" [7:1] |  |
| 5:4   | RWPE                                | 10      | R46 [5:4]: SWA_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node A Output Regulator Threshold For Overvoltage Status<br>00 = +7.5% from the setting in "Register R45" [7:1]<br>01 = +10% from the setting in "Register R45" [7:1]<br>10 = +12.5% from the setting in "Register R45" [7:1]<br>11 = +5% from the setting in "Register R45" [7:1]                                         |  |
| 3:2   | RWPE                                | 00      | R46 [3:2]: SWA_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node A Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R45" [7:1]<br>01 = -12.5% from the setting in "Register R45" [7:1]<br>10 = -5% from the setting in "Register R45" [7:1]<br>11 = -7.5% from the setting in "Register R45" [7:1]                       |  |
| 1:0   | RWPE                                | 11      | R46 [1:0]: SWA_OUTPUT_SOFT_STOP_TIME<br>SWA Output Regulator Soft-Stop Time After VR Disable<br>00 = 0.5ms<br>01 = 1ms<br>10 = 2ms<br>11 = 4ms                                                                                                                                                                                                                                     |  |

#### Copyright © 2023 Richtek Technology Corporation. All rights reserved.



| R47- R | R47- Reserved |         |                     |  |  |
|--------|---------------|---------|---------------------|--|--|
| Bits   | Attribute     | Default | Description         |  |  |
| 7:0    | RV            | -       | R47 [7:0]: Reserved |  |  |

| R48- R | R48- Reserved |         |                    |  |  |
|--------|---------------|---------|--------------------|--|--|
| Bits   | Attribute     | Default | Description        |  |  |
| 7:0    | RV            | -       | R48[7:0]: Reserved |  |  |

| R49 – | R49 – SWB Voltage Setting |         |                                                                                                                                                                                                                                                   |  |  |
|-------|---------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                 | Default | Description                                                                                                                                                                                                                                       |  |  |
| 7:1   | RWPE                      | 0111100 | R49 [7:1]: SWB_VOLTAGE_SETTING<br>Switch Node B Output Regulator Voltage Setting<br>000 0000 = 800mV<br>000 0001 = 805mV<br>000 0010 = 810mV<br><br>011 1100 = 1100mV<br><br>111 1101 = 1425mV<br>111 1110 = 1430mV<br>111 1111 = 1435mV          |  |  |
| 0     | RWPE                      | 0       | R49 [0]:<br>SWCB_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node B Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R49" [7:1]<br>1 = -7.5% from the setting in "Register R49" [7:1] |  |  |



| R4A – | R4A – SWB Threshold, Soft-stop Time |         |                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-------|-------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 7:6   | RWPE                                | 01      | R4A [7:6]:<br>SWC_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node B Output Threshold High-Side Voltage "Upper bound" For Power<br>Good Status<br>00 = +5% from the setting in "Register R49" [7:1]<br>01 = +7.5% from the setting in "Register R49" [7:1]<br>10 = +10% from the setting in "Register R49" [7:1]<br>11 = +3% from the setting in "Register R49" [7:1] |  |  |
| 5:4   | RWPE                                | 10      | R4A [5:4]: SWB_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Overvoltage Status<br>00 = +7.5% from the setting in "Register R49" [7:2]<br>01 = +10% from the setting in "Register R49" [7:1]<br>10 = +12.5% from the setting in "Register R49" [7:1]<br>11 = +5% from the setting in "Register R49" [7:1]                                         |  |  |
| 3:2   | RWPE                                | 00      | R4A [3:2]: SWB_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R49" [7:1]<br>01 = -12.5% from the setting in "Register R49" [7:1]<br>10 = -5% from the setting in "Register R49" [7:1]<br>11 = -7.5% from the setting in "Register R49" [7:1]                       |  |  |
| 1:0   | RWPE                                | 11      | R4A [1:0]: SWB_OUTPUT_SOFT_STOP_TIME<br>SWC Output Regulator Soft-Stop Time After VR Disable<br>00 = 0.5ms<br>01 = 1ms<br>10 = 2ms<br>11 = 4ms                                                                                                                                                                                                                                     |  |  |

| R4B – | R4B – SWC Voltage Setting |         |                                                                                                                                                                                                                                                  |  |  |
|-------|---------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                 | Default | Description                                                                                                                                                                                                                                      |  |  |
| 7:1   | RWPE                      | 0111100 | R4B [7:1]: SWC_VOLTAGE_SETTING<br>Switch Node C Output Regulator Voltage Setting2<br>000 0000 = 1500mV<br>000 0001 = 1505mV<br>000 0010 = 1510mV<br><br>011 1100 = 1800mV<br><br>111 1101 = 2125mV<br>111 1110 = 2130mV<br>111 1111 = 2135mV     |  |  |
| 0     | RWPE                      | 0       | R4B [0]:<br>SWC_POWER_GOOD_THRESHOLD_LOW_SIDE_VOLTAGE_SETTING<br>Switch Node C Output Threshold Low-Side Voltage For Power Good Status<br>0 = -5% from the setting in "Register R4B" [7:1]<br>1 = -7.5% from the setting in "Register R4B" [7:1] |  |  |





| R4C – | R4C – SWC Threshold, Soft-stop Time |         |                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-------|-------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 7:6   | RWPE                                | 01      | R4C [7:6]:<br>SWC_POWER_GOOD_THRESHOLD_HIGH_SIDE_VOLTAGE_SETTING<br>Switch Node C Output Threshold High-Side Voltage "Upper bound" For Power<br>Good Status<br>00 = +5% from the setting in "Register R4B" [7:1]<br>01 = +7.5% from the setting in "Register R4B" [7:1]<br>10 = +10% from the setting in "Register R4B" [7:1]<br>11 = +3% from the setting in "Register R4B" [7:1] |  |  |
| 5:4   | RWPE                                | 10      | R4C [5:4]: SWC_OVER_VOLTAGE_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Overvoltage Status<br>00 =+7.5% from the setting in "Register R4B" [7:1]<br>01 = +10% from the setting in "Register R4B" [7:1]<br>10 = +12.5% from the setting in "Register R4B" [7:1]<br>11 = +5% from the setting in "Register R4B" [7:1]                                          |  |  |
| 3:2   | RWPE                                | 00      | R4C [3:2]: SWC_UNDER_VOLTAGE_LOCKOUT_THRESHOLD_SETTING<br>Switch Node C Output Regulator Threshold For Undervoltage Lockout Status<br>00 = -10% from the setting in "Register R4B" [7:1]<br>01 = -12.5% from the setting in "Register R4B" [7:1]<br>10 = -5% from the setting in "Register R4B" [7:1]<br>11 = -7.5% from the setting in "Register R4B" [7:1]                       |  |  |
| 1:0   | RWPE                                | 11      | R4C [1:0]: SWC_OUTPUT_SOFT_STOP_TIME<br>SWC Output Regulator Soft-Stop Time After VR Disable<br>00 = 1ms<br>01 = 2ms<br>10 = 4ms<br>11 = 8ms                                                                                                                                                                                                                                       |  |  |

| R4D – | R4D – SWA FSW & Mode |         |                                                                                                                                                                                                                                            |  |  |
|-------|----------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute            | Default | Description                                                                                                                                                                                                                                |  |  |
| 7:6   | RWPE                 | 10      | R4D [7:6]: SWA_MODE_SELECT<br>Switch Node A Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; CCM (Constant on Time; Continuous Current Mode) |  |  |
| 5:4   | RWPE                 | 00      | R4D [5:4]: SWA_SWITCHING_FREQ<br>Switch Node A Output Regulator Switching Frequency<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                         |  |  |
| 3:0   | RWPE                 | 0000    | R4D [3:2]: Reserved                                                                                                                                                                                                                        |  |  |

\_

| R4E – | R4E – SW[B:C] FSW & Mode |         |                                                                                                                                                                                                                                            |  |  |  |
|-------|--------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Attribute                | Default | Description                                                                                                                                                                                                                                |  |  |  |
| 7:6   | RWPE                     | 10      | R4E [7:6]: SWB_MODE_SELECT<br>Switch Node B Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; CCM (Constant on Time; Continuous Current Mode) |  |  |  |
| 5:4   | RWPE                     | 00      | R4E [5:4]: SWB_SWITCHING_FREQ<br>Switch Node B Output Regulator Switching Frequency<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                         |  |  |  |
| 3:2   | RWPE                     | 10      | R4E [3:2]: SWC_MODE_SELECT<br>Switch Node C Output Regulator Mode Selection<br>00 = Reserved<br>01 = Reserved<br>10 = COT; DCM (Constant on Time; Discontinuous Current Mode)<br>11 = COT; CCM (Constant on Time; Continuous Current Mode) |  |  |  |
| 1:0   | RWPE                     | 00      | R4E [1:0]: SWC_SWITCHING_FREQ<br>Switch Node C Output Regulator Switching Frequency<br>00 = 750kHz<br>01 = 1000kHz<br>10 = 1250kHz<br>11 = 1500kHz                                                                                         |  |  |  |

| R4F  | R4F       |         |                                                                                                                                                                           |  |  |
|------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Attribute | Default | Description                                                                                                                                                               |  |  |
| 7:1  | RV        | 0       | R4F [7]: Reserved                                                                                                                                                         |  |  |
| 0    | RWPE      | 0       | R4F [0]: SWA_SWB_PHASE_MODE_SELECT<br>Switch Node A and Switch Node B Phase Regulator Mode Selection.<br>0 = Single Phase Regulator Mode<br>1 = Dual Phase Regulator Mode |  |  |





| R50 – | R50 – SW[A:C] Current Limited Warning Threshold |         |                                                                                                                                                                                                                           |  |  |
|-------|-------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                                       | Default | Description                                                                                                                                                                                                               |  |  |
| 7:6   | RWPE                                            | 11      | R50 [7:6]:<br>SWA_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>Switch Node A Output Current Limiter Warning Threshold Setting<br>For COT Mode, Ivalley_limit:<br>00 = 3.0A<br>01 = 3.5A<br>10 = 4.0A<br>11 = 4.5A  |  |  |
| 5:4   | RWPE                                            | 00      | R50 [5:4]: Reserved                                                                                                                                                                                                       |  |  |
| 3:2   | RWPE                                            | 11      | R50 [3:2]:<br>SWB_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>Switch Node B Output Current Limiter Warning Threshold Setting1<br>For COT Mode, Ivalley_limit:<br>00 = 3.0A<br>01 = 3.5A<br>10 = 4.0A<br>11 = 4.5A |  |  |
| 1:0   | RWPE                                            | 11      | R50 [1:0]:<br>SWC_OUTPUT_CURRENT_LIMITER_WARNING_THRESHOLD_SETTING<br>Switch Node C Output Current Limiter Warning Threshold Setting<br>For COT Mode, Ivalley_limit:<br>00 = 0.5A<br>01 = 1.0A<br>10 = 1.5A<br>11 = 2.0A  |  |  |

| R51 – | R51 – LDO Voltage Setting |         |                                                                                                                                    |  |  |
|-------|---------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                 | Default | Description                                                                                                                        |  |  |
| 7:6   | RWPE                      | 01      | R51 [7:6]: VOUT_1.8V_VOLTAGE_SETTING<br>VOUT 1.8 V LDO Output Voltage Setting1<br>00 = 1.7V<br>01 = 1.8V<br>10 = 1.9V<br>11 = 2.0V |  |  |
| 5:3   | RV                        | 0       | R51 [5:3]: Reserved                                                                                                                |  |  |
| 2:1   | RWPE                      | 01      | R51 [2:1]: VOUT_1.0V_VOLTAGE_SETTING<br>VOUT 1.0 V LDO Voltage Setting<br>00 = 0.9V<br>01 = 1.0V<br>10 = 1.1V<br>11 = 1.2V         |  |  |
| 0     | RV                        | 0       | R51 [0]: Reserved                                                                                                                  |  |  |

| R52-R | R52-R57 – Reserved |           |                                                                                                                                                                                                  |  |  |  |
|-------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Attribute          | Default   | Description                                                                                                                                                                                      |  |  |  |
| 7:0   | RV                 | 0         | R52 [7:0] – R57 [7:0]: Reserved                                                                                                                                                                  |  |  |  |
| R58 – | Power-off se       | equence C | onfiguration 0                                                                                                                                                                                   |  |  |  |
| Bits  | Attribute          | Default   | Description                                                                                                                                                                                      |  |  |  |
| 7     | RWPE               | 1         | R58 [7]: POWER_OFF_SEQUENCE_CONFIG0<br>PMIC Power-off sequence Config0<br>0 = Do Not Execute Config0<br>1 = Execute Config0                                                                      |  |  |  |
| 6     | RWPE               | 1         | R58 [6]: POWER_OFF_SEQUENCE_CONFIG0_SWA_DISABLE<br>Disable Switch Node A Output Regulator.<br>0 = Do Not Disable Switch Node A Output Regulator<br>1 = Disable Switch Node A Output Regulator    |  |  |  |
| 5     | RV                 | 0         | R58 [5]: Reserved                                                                                                                                                                                |  |  |  |
| 4     | RWPE               | 1         | R58 [4]: POWER_OFF_SEQUENCE_CONFIG0_SWB_DISABLE<br>Enable Switch Node B Output Regulator.<br>0 = Do Not Disable Switch Node B Output Regulator<br>1 = Disable Switch Node B Output Regulator     |  |  |  |
| 3     | RWPE               | 0         | R58 [3]: POWER_OFF_SEQUENCE_CONFIG0_SWC_DISABLE<br>Disable Switch Node C Output Regulator.<br>0 = Do Not Disable Switch Node C Output Regulator<br>1 = Disable Switch Node C Output Regulator    |  |  |  |
| 2:0   | RWPE               | 001       | R58 [2:0]: POWER_OFF_SEQUENCE_CONFIG0_IDLE<br>Idle time after Power-off sequence Config0<br>000 = 0ms<br>001 = 1ms<br>010 = 2ms<br>011 = 3ms<br>100 = 4ms<br>101 = 5ms<br>110 = 6ms<br>111 = 7ms |  |  |  |



| R59 – | R59 – Power-off sequence Configuration 1 |         |                                                                                                                                                                                                |  |  |
|-------|------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                                | Default | Description                                                                                                                                                                                    |  |  |
| 7     | RWPE                                     | 1       | R59 [7]: POWER_OFF_SEQUENCE_CONFIG1<br>PMIC Power-off sequence Config1<br>0 = Do Not Execute Config1<br>1 = Execute Config1                                                                    |  |  |
| 6     | RWPE                                     | 1       | R59 [6]: POWER_OFF_SEQUENCE_CONFIG1_SWA_DISABLE<br>Disable Switch Node A Output Regulator.<br>0 = Do Not Disable Switch Node A Output Regulator<br>1 = Disable Switch Node A Output Regulator  |  |  |
| 5     | RV                                       | 0       | R59 [5]: Reserved                                                                                                                                                                              |  |  |
| 4     | RWPE                                     | 1       | R59 [4]: POWER_OFF_SEQUENCE_CONFIG1_SWB_DISABLE<br>Disable Switch Node B Output Regulator4.<br>0 = Do Not Disable Switch Node B Output Regulator<br>1 = Disable Switch Node B Output Regulator |  |  |
| 3     | RWPE                                     | 1       | R59 [3]: POWER_OFF_SEQUENCE_CONFIG1_SWC_DISABLE<br>Disable Switch Node C Output Regulator.<br>0 = Do Not Disable Switch Node C Output Regulator<br>1 = Disable Switch Node C Output Regulator  |  |  |
| 2:0   | RWPE                                     | 001     | R59 [2:0]: POWER_OFF_SEQUENCE_CONFIG1_IDLE<br>Idle time after Power-off sequence Config1<br>000 = 0ms<br>001 = 1ms                                                                             |  |  |



| R5A – | R5A – Power-off sequence Configuration 2 |         |                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------|------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Attribute                                | Default | Description                                                                                                                                                                                                                                                                                      |  |  |  |
| 7     | RWPE                                     | 0       | R5A [7]: POWER_OFF_SEQUENCE_CONFIG2<br>PMIC Power-off sequence Config2<br>0 = Do Not Execute Config2<br>1 = Execute Config2                                                                                                                                                                      |  |  |  |
| 6     | RWPE                                     | 0       | R5A [6]: POWER_OFF_SEQUENCE_CONFIG2_SWA_DISABLE<br>Disable Switch Node A Output Regulator.<br>0 = Do Not Disable Switch Node A Output Regulator<br>1 = Disable Switch Node A Output Regulator                                                                                                    |  |  |  |
| 5     | RWPE                                     | 0       | R5A [5]: Reserved                                                                                                                                                                                                                                                                                |  |  |  |
| 4     | RWPE                                     | 0       | R5A [4]: POWER_OFF_SEQUENCE_CONFIG2_SWB_DISABLE<br>Disable Switch Node B Output Regulator4.<br>0 = Do Not Disable Switch Node B Output Regulator<br>1 = Disable Switch Node B Output Regulator                                                                                                   |  |  |  |
| 3     | RWPE                                     | 0       | R5A [3]: POWER_OFF_SEQUENCE_CONFIG2_SWC_DISABLE<br>Disable Switch Node C Output Regulator.<br>0 = Do Not Disable Switch Node C Output Regulator<br>1 = Disable Switch Node C Output Regulator                                                                                                    |  |  |  |
| 2:0   | RWPE                                     | 0       | 1 = Disable Switch Node C Output Regulator         R5A [2:0]: POWER_OFF_SEQUENCE_CONFIG2_IDLE         Idle time after Power-off sequence Config2         000 = 0ms         001 = 1ms         010 = 2ms         011 = 3ms         100 = 4ms         101 = 5ms         110 = 6ms         111 = 7ms |  |  |  |

| R5B – Reserved |           |         |                     |  |  |
|----------------|-----------|---------|---------------------|--|--|
| Bits           | Attribute | Default | Description         |  |  |
| 7:0            | RV        | 0       | R5B [7:0]: Reserved |  |  |

| R5C – | R5C – Reserved |         |                     |  |  |
|-------|----------------|---------|---------------------|--|--|
| Bits  | Attribute      | Default | Description         |  |  |
| 7:0   | RV             | 0       | R5C [7:0]: Reserved |  |  |



| R5D – | R5D – SW[A:B] Soft-Start Time |         |                                                                                                                                                                     |  |  |
|-------|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                     | Default | Description                                                                                                                                                         |  |  |
| 7:5   | RWPE                          | 001     | R5D [7:5]: SWA_OUTPUT_SOFT_START_TIME<br>SWA Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |
| 4:0   | RV                            | 0       | R5D [4:0]: Reserved                                                                                                                                                 |  |  |

| R5E – | R5E – SW[B:C] Soft-Start Time |         |                                                                                                                                                                     |  |  |
|-------|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits  | Attribute                     | Default | Description                                                                                                                                                         |  |  |
| 7:5   | RWPE                          | 001     | R5E [7:5]: SWB_OUTPUT_SOFT_START_TIME<br>SWB Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |
| 4     | RV                            | 0       | R5E [4]: Reserved                                                                                                                                                   |  |  |
| 3:1   | RWPE                          | 001     | R5E [3:1]: SWC_OUTPUT_SOFT_START_TIME<br>SWC Output Regulator Soft-Start Time After VR Enable<br>000 = 1ms<br>001 = 2ms<br>010 = 4ms<br>011 = 6ms<br><br>111 = 14ms |  |  |
| 0     | RV                            | 0       | R5E [0]: Reserved                                                                                                                                                   |  |  |

### **Recommended Component Selection for Typical Application Circuit**

#### Suggested Component for SWA and SWB

| Component | Value     | Physical Size   | Part No.                     |
|-----------|-----------|-----------------|------------------------------|
| L1, L2    | 0.47µH    | 3.2 x 2.5 x 1.2 | HTTD32251BR47MMR/GLVQMR4701A |
| L1, L2    | 0.68µH    | 3.2 x 2.5 x 1.2 | HTTD32251BR68MMR/GLVQMR6801A |
| Свурх     | 0.1µF     | 10V; 0201       | GRM033C81E104KE14            |
| CINx      | 22µF (x2) | 10V; 0402       | GRM188R61A226ME15            |
| Соитх     | 47μF (x2) | 6.3V; 0603      | GRM188R60J476ME01            |

#### Suggested Component for SWC

| Component | Value                    | Physical Size   | Part No.                                     |  |
|-----------|--------------------------|-----------------|----------------------------------------------|--|
| L3        | L3 1.0μH 2.5 x 2.0 x 1.2 |                 | HTTD25201B1R0MSR/GLULM1R001A/DFE252012P-1R0N |  |
| L3        | 1.5µH                    | 2.5 x 2.0 x 1.2 | HTTD25201B1R5MSR/GLULM1R501A/MEMK2520D1R5ML  |  |
| Свурс     | 0.1µF                    | 10V; 0201       | GRM033C81E104KE14                            |  |
| Cinc      | 22µF (x2)                | 10V; 0402       | GRM188R61A226ME15                            |  |
| Соитс     | 47μF (x2)                | 6.3V; 0603      | GRM188R60J476ME01                            |  |

#### Suggested Component for VLDO\_1.8V and VLDO\_1.0V

| Component | Value | Physical Size | Part No.          |
|-----------|-------|---------------|-------------------|
| Свур      | 0.1µF | 10V; 0201     | GRM033C81E104KE14 |
| Cin       | 4.7μF | 10V; 0402     | GRM155R61A475MEAA |
| CLDO_1.8V | 4.7μF | 6.3V; 0402    | GRM155R60J475ME47 |
| CLDO_1.0V | 4.7μF | 6.3V; 0402    | GRM155R60J475ME47 |



### **Outline Dimension**



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |           |
|--------|---------------------------|-------|----------------------|-------|-----------|
|        | Min                       | Max   | Min                  | Мах   |           |
| A      | 0.700                     | 0.800 | 0.028                | 0.031 |           |
| A1     | 0.000                     | 0.050 | 0.000                | 0.002 | Tolerance |
| A3     | 0.175                     | 0.250 | 0.007                | 0.010 | ±0.050    |

W-Type 28L QFN 3x4 (FC) Package



### **Footprint Information**





#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

www.richtek.com

### **RTQ5132**

### **Datasheet Revision History**

| Version | Date       | Description | Item                                                                                                                                                                                                                               |  |
|---------|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 05      | 2022/12/19 | Modify      | Electrical Characteristics on P1<br>Application Information on P52                                                                                                                                                                 |  |
| 06      | 2023/9/14  | Modify      | Ordering Information on P1<br>General Description on P1<br>Simplified Application Circuit on P2<br>Electrical Characteristics P40<br>Note 2 on P42<br>Typical Application Circuit on P44<br>Application Information on P60, 61, 67 |  |