

# **Triple Output AMOLED Bias**

### **General Description**

The RT4731 is a highly integrated Boost, two LDOs (one channel for AVDD and the other channel for VOP) and inverting charge pump to generate positive and negative output voltage. The negative output voltages can be adjusted from -0.6V to -2.4V with 100mV per step by SWIRE interface protocol. The part maintains the highest efficiency by utilizing a -0.33x/-0.5x mode fractional charge pump with automatic mode transition. With its input voltage range of 2.9V to 4.8V, the RT4731 is optimized for products powered by single-cell battery and the output current up to 30mA. The RT4731 is available in UBGA-21B 1.82x3.23 package to achieve optimized solution for PCB space.

# **Ordering Information**



#### Note:

#### Richtek products are:

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- 2.9V to 4.8V Supply Voltage Range
- Single Wire Protocol
- Fixed 4.6V Positive Voltage Output
- Positive Output Voltage AVDD 2.8V
- Negative Voltage Output from -0.6V to -2.4V per 0.1V by SWIRE Pin
- Auto-Mode Transition of -0.33x/-0.5x Charge Pump
- Built-in Soft-Start
- 30mA Maximum Output Current
- Programmable Output Fast Discharge Function
- High Impedance Output when IC Shutdown
- UVLO, OCP, SCP, OTP Protection
- Shutdown Current < 1μA
- Available in 21-Ball UBGA Package

## **Applications**

AMOLED Bias in Portable Device

## **Marking Information**



00 : Product Code W : Date Code

# Simplified Application Circuit



Copyright © 2019 Richtek Technology Corporation. All right reserved.

RICHTEK

is a registered trademark of Richtek Technology Corporation.



# **Pin Configuration**

### (TOP VIEW)



UBGA-21B 1.82x3.23

# **Functional Pin Description**

| Pin No.            | Pin Name          | Pin Function                             |  |  |  |
|--------------------|-------------------|------------------------------------------|--|--|--|
| A1, B2, D2, E1, G1 | GND               | Ground.                                  |  |  |  |
| A2                 | VON               | Negative terminal output.                |  |  |  |
| А3                 | C2N               | Flying capacitor 2 negative connection.  |  |  |  |
| B1                 | SWIRE             | Enable and VON voltage setting.          |  |  |  |
| В3                 | C2P               | Flying capacitor 2 positive connection.  |  |  |  |
| C1                 | VIN               | Power input.                             |  |  |  |
| C2, F1             | AVDD_EN           | Enable for AVDD with internal connected. |  |  |  |
| C3                 | C1N               | Flying capacitor 1 negative connection.  |  |  |  |
| D1                 | LXP               | witching node of boost converter.        |  |  |  |
| D3                 | C1P               | ying capacitor 1 positive connection.    |  |  |  |
| E2                 | BST               | Output voltage of boost converter.       |  |  |  |
| E3                 | VOP               | Positive terminal output.                |  |  |  |
| F2, F3             | NC                | No internal connection.                  |  |  |  |
| G2                 | VOUT<br>(SNS)AVDD | Output voltage sense                     |  |  |  |
| G3                 | AVDD              | AVDD LDO output.                         |  |  |  |



### **Functional Block Diagram**



# Operation

The RT4731 is a highly integrated Boost, two LDOs (one channel for AVDD and the other channel for VOP) and inverting charge pump to generate positive and negative output voltage. It can support input voltage range from 2.9V to 4.8V and the output current up to 30mA. The VOP positive output voltage is set at a typical value of 4.6V. The VON negative output voltage is set at a typical value of -2.4V and can be programmed through single wire protocol (SWIRE pin).

The available voltage range is from -0.6V to -2.4V with 100mV per step. The AVDD positive output voltage is set at a typical value of 2.8V. The RT4731 provides Over- Temperature Protection (OTP) and Short Circuit Protection (SCP) mechanisms to prevent the device from damage with abnormal operations. When the SWIRE and AVDD\_EN voltages are logic low, the IC will be shut down with low input supply current less than  $1\mu\text{A}$ .



#### **Absolute Maximum Ratings** (Note 1)

| Supply Input Voltage VIN Pin                          | 0.3V to 6V     |
|-------------------------------------------------------|----------------|
| Output Voltage VOP Pin                                | 0.3V to 6V     |
| Output Voltage AVDD Pin                               | 0.3V to 6V     |
| Output Voltage VON Pin                                | 6V to 0.3V     |
| • VIN to VON                                          | 0.3V to 7.5V   |
| • C2N to GND                                          | 6V to 0.3V     |
| Others Pin to GND                                     | 0.3V to 6V     |
| <ul> <li>Power Dissipation, PD @ TA = 25°C</li> </ul> |                |
| UBGA-21B 1.82x3.23                                    | 0.88W          |
| Package Thermal Resistance (Note 2)                   |                |
| UBGA-21B 1.82x3.23, θJA                               | 112.2°C/W      |
| Lead Temperature (Soldering, 10 sec.)                 | 260°C          |
| Junction Temperature                                  | 150°C          |
| Storage Temperature Range                             | 65°C to 150°C  |
| ESD Susceptibility (Note 3)                           |                |
| HBM (Human Body Model)                                | 2kV            |
| Recommended Operating Conditions (Note 4)             |                |
| Supply Input Voltage Range                            | - 2.9V to 4.8V |
| Positive Output Voltage                               | - 4.6V         |
| Negative Output Voltage Range                         | 2.4V to -0.6V  |

#### **Electrical Characteristics**

 $(VIN = 3.7V, VOP = 4.6V, VON = -2.4V, AVDD = 2.8V, CIN = 4.7\mu F, CBST = 20\mu F, COP = 10\mu F, CAVDD = 1\mu F, CON = 30\mu F, CF1 = 1.00\mu F, CAVDD = 1.00\mu F, CAVDD$  $1\mu$ F, L1 = 2.2 $\mu$ H, TA = 25 $^{\circ}$ C, unless otherwise specified.)

• Ambient Temperature Range ----- -40°C to 85°C • Junction Temperature Range ----- -40°C to 125°C

• AVDD Output Voltage ----- 2.8V

| Parameter                                  | Symbol                 | Test Conditions | Min | Тур | Max | Unit |
|--------------------------------------------|------------------------|-----------------|-----|-----|-----|------|
| Power Supply                               |                        |                 |     |     |     |      |
| Input Voltage Range                        | VIN                    |                 | 2.9 |     | 4.8 | V    |
| Under Voltage Lockout<br>Threshold Voltage | Vuvlo_H                | VIN rising      |     | 2.2 | 2.5 | V    |
|                                            | Vuvlo_HYS              | VIN hysteresis  |     | 100 |     | mV   |
| Over-temperature Protection                | Тотр                   | (Note 5)        |     | 140 |     | °C   |
| Over-temperature Protection<br>Hysteresis  | T <sub>OTP</sub> _HYST | (Note 5)        |     | 15  |     | °C   |
| Shutdown Current                           | ISHDN                  | SWIRE = 0V      |     |     | 1   | μА   |



| Parameter                              |                         | Symbol     | Test Conditions                         | Min  | Тур          | Max  | Unit |
|----------------------------------------|-------------------------|------------|-----------------------------------------|------|--------------|------|------|
| VOP                                    |                         |            |                                         | l .  | l            |      |      |
| Positive Output Vo                     | Itage Range             | VOP        |                                         |      | 4.6          |      | V    |
| Positive Output Voltage<br>Accuracy    |                         | VOP_ACC    |                                         | -1   |              | 1    | %    |
| Positive Output Cu                     | ırrent                  | IOP_MAX    |                                         |      |              | 30   |      |
| Capability                             |                         | ІОР_НВМ    | VOP = 4.6V, VON ≤  -2.2 V               |      |              | 55   | mA   |
| Positive Output Vo                     | Itage Ripple            | VOP_RIPPLE | IOP = 20mA (Note 5)                     |      | 10           |      | mV   |
| Line Regulation                        |                         | VOP_LINE   | VIN = 2.9V to 4.8V, IOP = 20mA (Note 5) |      | 5            |      | mV   |
| Load Regulation                        |                         | VOP_LOAD   | IOP = 0mA to 30mA (Note 5)              |      | 5            |      | mV   |
| Fast Discharge Re                      | sistance                | RDISP      |                                         |      | 105          | -    | Ω    |
| Short Circuit Prote                    | ction                   | VSCP1      |                                         |      | < 80%<br>VOP |      | V    |
| AVDD                                   |                         |            |                                         |      |              |      |      |
| Positive Output Vo                     | Itage Range             | AVDD       | VIN = 2.9V to 4.8V                      |      | 2.8          |      | V    |
| Positive Output Vo<br>Accuracy         | ltage                   | AVDD_ACC   | I <sub>AVDD</sub> =1mA                  | -2   |              | 2.5  | %    |
| Positive Output Current Capability     |                         | IAVDD_MAX  |                                         |      |              | 300  | mA   |
| AVDDEN Input Cu                        | rrent                   | IAVDD_EN   | VAVDD_EN = 3.3V                         |      |              | 1    | uA   |
| Line Regulation                        |                         | AVDD_LINE  | VIN = 2.9V to 4.8V, IAVDD = 1mA         |      | 0.13         | 0.35 | %    |
| Load Regulation                        |                         | AVDD_LOAD  | IAVDD = 1mA to 300mA                    |      | 0.5          | 1    | %    |
| Output Current Lin                     | nit                     | IAVDD_LIM  | VAVDD = 90%VAVDD                        | 350  | 600          |      | mA   |
| Logic Input (AVD                       | D_EN)                   |            |                                         | •    |              |      |      |
| AVDD Enable                            | Logic-High              | VIH        |                                         | 0.9  |              |      | V    |
| Input Voltage                          | Logic-Low               | VIL        |                                         |      |              | 0.4  | V    |
| Charge Pump Ou                         | tput                    |            |                                         |      |              |      |      |
| Negative Output V<br>Range             | oltage                  | Von        |                                         | -2.4 |              | -0.6 | V    |
| Negative Output V<br>Setting Range     | Negative Output Voltage |            | Per step                                |      | 100          |      | mV   |
| Negative Output Voltage<br>Accuracy    |                         | Von_acc    |                                         | -1   |              | 1    | %    |
| N ( 0 ) (0 )                           |                         | ION_MAX    | (Note 5)                                |      |              | 30   |      |
| Negative Output Current<br>Capability  |                         | ION_HBM    | VOP = 4.6V, VON ≤  -2.2 V<br>(Note 5)   |      |              | 55   | mA   |
| Negative Charge F<br>Switching Frequer |                         | fosc_n     |                                         | 0.8  | 1            | 1.2  | MHz  |
| Negative Output V<br>Ripple            | oltage                  | Von_ripple | Ion = 20mA (Note 5)                     |      | 20           |      | mV   |

Copyright © 2019 Richtek Technology Corporation. All rights eserved.



| Parameter                                    | Symbol            | Test Condition                                          | ons      | Min | Тур          | Max | Unit |
|----------------------------------------------|-------------------|---------------------------------------------------------|----------|-----|--------------|-----|------|
| Line Regulation                              | VON_LINE          | V <sub>IN</sub> = 2.9V to 4.8V, I <sub>O</sub> (Note 5) | N = 20mA |     | 10           |     | mV   |
| Load Regulation                              | VON_LOAD          | ION = 0mA to 30mA                                       | (Note 5) |     | 30           |     | mV   |
| Fast Discharge Resistance                    | RDISN             |                                                         |          |     | 60           |     | Ω    |
| Short Circuit Protection                     | V <sub>SCP2</sub> |                                                         |          | 1   | > 80%<br>Von |     | V    |
| Logic Input (SWIRE)                          |                   |                                                         |          |     |              |     |      |
| SWIRE Turn-off Detection<br>Time             | toff_dly          |                                                         |          | 350 |              |     | μS   |
| SWIRE Signal Stop Indicate Time              | tstop             |                                                         |          | 350 |              |     | μS   |
| Twait after Data                             | twait_int         |                                                         |          | 10  |              |     | ms   |
| Rising Input High Threshold<br>Voltage Level | ViH               |                                                         |          | 1.2 |              | Vin | V    |
| Falling Input Low Threshold Voltage Level    | VIL               |                                                         |          | 0   |              | 0.4 | V    |
| SWIRE Pull Low Resistor                      | Rswire            |                                                         |          | 1   | 300          |     | kΩ   |
| Wake up Delay                                | twkp              |                                                         |          | 1   |              | 1   | μS   |
| SWIRE Rising Time                            | tR                |                                                         |          | 1   |              | 200 | ns   |
| SWIRE Falling Time                           | tF                |                                                         |          |     |              | 200 | ns   |
| Clocked SWIRE High                           | ton               |                                                         |          | 2   | 10           | 40  | μS   |
| Clocked SWIRE Low                            | toff              |                                                         |          | 2   | 10           | 40  | μS   |
| SWIRE to VOP On Time                         | tvop_on           |                                                         |          |     | 1.6          |     | ms   |
| Input Clocked SWIRE Frequency                | fswire            |                                                         |          | 25  |              | 250 | kHz  |

- Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2. θJA is measured under natural convection (still air) at TA = 25°C with the component mounted on a high effective-thermalconductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5. Spec. is guaranteed by design.



# **Typical Application Circuit**



**Table 1. Component List of Evaluation Board** 

| Reference                              | Qty. | Part Number        | Description   | Package               | Supplier  |
|----------------------------------------|------|--------------------|---------------|-----------------------|-----------|
| CIN                                    | 1    | GRM188R61C475KAAJ  | 4.7μF/16V/X5R | 0603                  | Murata    |
| CBST1, CBST2, COP,<br>CON1, CON2, CON3 | 6    | GRM188R61A106KE69  | 10μF/10V/X5R  | 0603                  | Murata    |
| CAVDD                                  | 1    | GRM155R61C105KE01  | 1μF/16V/X5R   | 0402                  | Murata    |
| CF1, CF2                               | 2    | GRM155R61C105KE01  | 1μF/16V/X5R   | 0402                  | Murata    |
|                                        |      | 1269AS-H-2R2M=P2   | 2.2μΗ         | 2.5mmx2.0mmx1.0mm     | Murata    |
| L1                                     | 1    | GLCLK2R201A        | 2.2μΗ         | 2.5mm x 2.0mm x 1.0mm | ALPS      |
|                                        |      | ZTFL-201610TB-2R2M | 2.2μΗ         | 2.0mm x 1.6mm x 1.0mm | ZenithTek |

# **Time Diagram**

#### **SWIRE Interface**



**RICHTEK** is a registered trademark of Richtek Technology Corporation. Copyright © 2019 Richtek Technology Corporation. All rights eserved. DS4731-02 June 2019



#### **Power Sequence**



Table 2. VON Output Voltage with SWIRE Pulse

| Pulse | VON(V)         |
|-------|----------------|
| 0     | -2.4 (default) |
| 1     | -2.4           |
| 2     | -2.3           |
| 3     | -2.2           |
| 4     | -2.1           |
| 5     | -2.0           |
| 6     | -1.9           |
| 7     | -1.8           |
| 8     | -1.7           |
| 9     | -1.6           |
| 10    | -1.5           |
| 11    | -1.4           |
| 12    | -1.3           |
| 13    | -1.2           |
| 14    | -1.1           |
| 15    | -1.0           |
| 16    | -0.9           |
| 17    | -0.8           |
| 18    | -0.7           |
| 19    | -0.6           |
| 20    | 0              |



DS4731-02 June 2019

Table 3. VOP/VON Shutdown Discharge Selection with SWIRE Pulse

| Pulse | Discharge |
|-------|-----------|
| 21    | Enable    |

Once pulse 21 received on SWIRE pin, the RT4731 will enable the discharge function to discharge the VOP/VON outputs for 20ms and then enter high impedance state when fault or power-off condition. The discharge function is default disabled and outputs keep high impedance state when fault or power-off condition.



# **Typical Operating Characteristics**

















Copyright © 2019 Richtek Technology Corporation. All rights eserved.



## **Application Information**

The RT4731 is a highly integrated Boost, LDO and inverting charge pump to generate positive and negative output voltages for AMLOED bias. It can support input voltage range from 2.9V to 4.8V and the output current up to 30mA. The Vop positive output voltage is generated from the LDO supplied from a synchronous Boost converter, and Vop is set at a typical value of 4.6V. The Boost converter output also drives an inverting charge pump controller to generate Von negative output voltage which is set at a typical value of -2.4V. The negative output voltage can be programmed through the dedicated pin which implements single wire protocol and the available voltage range is from -0.6V to -2.4V with 100mV per step. The AVDD positive voltage is generated from a LDO supplied from VIN. It is set at a typical value of 2.8V.

#### **Input Capacitor Selection**

Input ceramic capacitor with  $4.7\mu F$  capacitance is suggested for applications. For better voltage filtering, select ceramic capacitors with low ESR, X5R and X7R types are suitable because of their wider voltage and temperature ranges.

#### **Boost Inductor Selection**

The inductance depends on the maximum input current. As a general rule, the inductor ripple current range is 20% to 40% of the maximum input current. If 40% is selected as an example, the inductor ripple current can be calculated according to the following equations:

$$I_{IN(MAX)} = \frac{V_{OUT} \times I_{OUT(MAX)}}{\eta \times V_{IN}}$$
$$\Delta I_{L} = 0.4 \times I_{IN(MAX)}$$

where  $\eta$  is the efficiency of the Vop Boost converter, IIN(MAX) is the maximum input current, and  $\Delta IL$  is the inductor ripple current. The input peak current can then be obtained by adding the maximum input current with half of the inductor ripple current as shown in the following equation :

 $IPEAK = 1.2 \times IIN(MAX)$ 

Note that the saturated current of the inductor must be greater than IPEAK.

The inductance can eventually be determined according to the following equation :

$$L = \frac{\eta \times (V_{IN})^2 \times (V_{OUT} - V_{IN})}{0.4 \times (V_{OUT})^2 \times I_{OUT(MAX)} \times f_{OSC}}$$

where fosc is the switching frequency. For better system performance, a shielded inductor is preferred to avoid EMI problems.

#### **Boost Output Capacitor Selection**

The output ripple voltage is an important index for estimating IC performance. This portion consists of two parts. One is the product of ripple current with the ESR of the output capacitor, while the other part is formed by the charging and discharging process of the output capacitor. As shown in Figure 1,  $\Delta V_{OUT1}$  can be evaluated based on the ideal energy equalization. According to the definition of Q, the  $\Delta V_{OUT1}$  value can be calculated as the following equation :

$$Q = I_{OUT} \times D \times \frac{1}{f_{SOC}} = C_{OUT} \times \Delta V_{OUT1}$$
$$\Delta V_{OUT1} = \frac{I_{OUT} \times D}{f_{SOC} \times C_{OUT}}$$

where fosc is the switching frequency and D is the duty cycle.

Finally, taking ESR into consideration, the overall output ripple voltage can be determined by the following equation:

$$\Delta V_{OUT} = \Delta V_{ESR} + \Delta V_{OUT1} = \Delta V_{ESR} + \frac{I_{OUT} \times D}{f_{OSC} \times C_{OUT}}$$

where  $\Delta VESR = ICrms \times RCESR$ 

The output capacitor, Cout, should be selected accordingly.





Figure 1. Output Ripple Voltage Without Contribution of ESR

#### **Under Voltage Lockout**

To prevent abnormal operation of the IC in low voltage condition, an under voltage lockout is included which shuts down Vop, Von operation when input voltage is lower than the specified threshold voltage.

#### Soft-Start

The RT4731 employs an internal soft-start feature to avoid high inrush current during start-up. The soft-start function is achieved by clamping the output voltage of the internal error amplifier with another voltage source that is increased slowly from zero to near VIN during the soft-start period.

#### **Negative Output Voltage Setting**

The Negative output voltage can be programmed by a MCU through the dedicated pin according to Table 2 "Von Output Voltage with SWIRE Pulse".

#### Shutdown Delay and Discharge

When the SWIRE signal is logic low for more than  $350\mu s$ . The output VoP/VoN can be actively discharged to GND with discharge function enabled referring to Table 3 "VOP/VON Shutdown Discharge Selection with SWIRE Pulse". The AVDD voltage can be shut down if AVDD\_EN is logic low. In shutdown mode, the input supply current for the IC is less than  $1\mu A$ .

#### **Over Current Protection**

The RT4731 includes a cycle-by-cycle current limit function which monitors the inductor current during each ON period. The power switch will be forced off to avoid large current damage once the current is over the limit level. The AVDD LDO contains an independent current limiter which limits the output current to 0.6A (typ.). The current limiting level is reduced to around 0.3A named fold-back current limit when the output voltage is further decreased.

#### **Short Circuit Protection**

The RT4731 has an advanced output short-circuit protection mechanism which prevents the IC from damage by unexpected applications. When VOP/VON becomes shorted to ground, and the output voltage is under the limit level with 1ms (typ.) duration, the bias function enters shutdown mode and can only re-start normal operation after triggering the SWIRE pin.

#### **Over Temperature Protection**

The RT4731 equips an over temperature protection circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down Vop/Von operation when temperature exceeds 140°C (typ.). The AVDD operation will be shut down when temperature exceeds 140°C (typ.), and the output current exceeds 80mA. Once the ambient temperature cools down by approximately 15°C, IC will automatically resume normal operation. To maintain continuous operation, the maximum junction temperature should be prevented from rising above 125°C.

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $PD(MAX) = (TJ(MAX) - TA) / \theta JA$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_{A}$ 

Copyright © 2019 Richtek Technology Corporation. All rights eserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a UBGA-21B 1.82x3.23 package, the thermal resistance,  $\theta_{JA}$ , is 112.2°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated as below:

 $PD(MAX) = (125^{\circ}C - 25^{\circ}C) / (112.2^{\circ}C/W) = 0.88W$  for a UBGA-21B 1.82x3.23 package

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 2 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 2. Derating Curve of Maximum Power

Dissipation

#### **Layout Considerations**

For the best performance of the RT4731, the following PCB layout guidelines should be strictly followed.

- ► For good regulation, place the power components as close to the IC as possible. The traces should be wide and short especially for the high current output loop.
- ▶ The input and output bypass capacitor should be placed as close to the IC as possible and connected to the ground plane of the PCB.

- ► The flying capacitor should be placed as close to the C1P/C1N/C2P/C2N pin as possible to avoid noise injection.
- ▶ Minimize the size of the LXP node and keep the traces wide and short. Care should be taken to avoid running traces that carry and noise-sensitive signals near LXP or high-current traces.
- ▶ Separate power ground (PGND) and analog ground (GND). Connect the GND and the PGND islands at a single end. Make sure that there are no other connections between these separate ground planes.

RICHTEK



### **Outline Dimension**



| Symbol | Dimensions | n Millimeters | Dimensions In Inches |       |  |
|--------|------------|---------------|----------------------|-------|--|
|        | Min.       | Max.          | Min.                 | Max.  |  |
| Α      | 0.430      | 0.630         | 0.017                | 0.025 |  |
| A1     | 0.100      | 0.200         | 0.004                | 0.008 |  |
| b      | 0.190      | 0.290         | 0.007                | 0.011 |  |
| D      | 3.180      | 3.280         | 0.125                | 0.129 |  |
| D1     | 2.7        | 700           | 0.1                  | 106   |  |
| E      | 1.770      | 1.870         | 0.070                | 0.074 |  |
| E1     | 1.3        | 300           | 0.0                  | )51   |  |
| е      | 0.450      |               | 0.450 0.018          |       |  |
| e1     | 0.6        | 350           | 0.0                  | )26   |  |

21B UBGA 1.82x3.23 Package

# **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2019 Richtek Technology Corporation. All rights eserved.