

# USB Type-C PD and PWM Buck-Boost Controller with AnyPower<sup>™</sup> and PD Safe<sup>®</sup> Features

### **General Description**

The RTQ7880A-QT is a USB Type-C Power Delivery (USB-C PD) and PWM buck-boost controller with highly integrated by the specific functions and the flexibility for USB PD provider applications. The IC has embedded an ARM Cortex™-M0 MCU so as to handle various functions. of communication protocol, smart control of the PWM converter, firmware-based protections, and customized functions. The IC features hardware-based protections, such as inductor peak current limit, VBUS over-voltage protection (VBUS OVP), VO under-voltage protection (VO UVP), and VCONN current limit protection, so that the protections have faster responses and can still function properly even when the MCU is not activated. The RTQ7880A-QT hereby offers an excellent USB PD solution for a USB-PD Provider application with minimal external components and simple PCB layout.

### **Ordering Information**



#### Note:

Richtek products are:

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

#### **Features**

- Support USB Type-C Power Delivery (PD) Provider Application
- AEC-Q100 Grade 2 Qualified
- Operating Ambient Temperature : -40°C to 105°C
- Type-C, USB PD and Communication Protocols
  - ▶ Compliant with USB PD 3.0 Specification, USB Type-C Cable and Connector Specification 1.2
  - ▶ Alternate Mode and V<sub>CONN</sub> Output
  - → Support Other Proprietary Communication Protocols through Internal MCU, DP and DM Pins
- Integrated PWM Buck-Boost Controller
  - ▶ Wide Input Voltage Range: 4V to 36V
  - ▶ Peak-Current Mode PWM Operation
  - Programmable PWM Switching Frequency (200kHz to 600kHz)
  - ▶ Pulse-Skipping Mode for Light-Load Efficiency; Selectable Forced CCM Operation
- AnyPower<sup>™</sup> for Constant Voltage Output (in 10-Bit Resolution) and Constant Current (in 9-Bit Resolution) Output Settings
- PD Safe®
  - ▶ Adjustable Converter Input Current Limit
  - ▶ Programmable VBUS OVP and VO UVP
  - Adjustable External OTP
  - **▶ VCONN1/2 Output Current Limit**
- Cable Voltage Drop Compensation for V<sub>BUS</sub>
- Master and Slave I<sup>2</sup>C Interfaces
- GPIOs for MUX Control or Customized Functions
- Built-in Output Bleeders for Quick V<sub>BUS</sub> Discharge
- Built-in Charge Pump for Driving Cost-Effective N-MOSFETs
- Available in WQFN-48L 6x6 Package
- Online Firmware Update via Slave I<sup>2</sup>C Interface
- USB PD PD3.0/PPS Certification Passed (TID 1080016)

# **Applications**

• Automotive USB Type-C Power Delivery Charger



# **Marking Information**

RTQ7880A GQW-QT YMDNN RTQ7880AGQW-QT : Product Number

YMDNN: Date Code

### Simplified Functional Block Disaven



# **Pin Configuration**

GND **VBUS** VCONN2 GP **IRQ** VO BLD SCK\_M SDA M **CSON** GPIO1/AIN1/RT **CSOP GND** GPIO2/AIN2 ZCD GPIO4 NC SDA\_S/DM PHASE2 SCK S/DP UGATE2 ALERT NC GND 12 BOOT2

(TOP VIEW)

WQFN-48L 6x6

BOOT1 NC

# **Simplified Application Circuit**





# **Functional Pin Description**

| Pin No.               | Pin Name      | Pin Function                                                                                                                                                                                                                          |
|-----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,12, 38, 46          | GND           | Analog ground.                                                                                                                                                                                                                        |
| 2                     | VCONN2        | Power output to supply USB plug power (V <sub>CONN</sub> ) via USB Type-C CC2. A MOSFET is to turn on/off the power path from VCONN to VCONN2. This pin is connected to USB Type-C CC2 via a Schottky diode.                          |
| 3                     | IRQ           | Interrupt input. The RTQ7880A-QT will do emergency control when it receives a low-level signal via this pin. This pin can be set as an open-drain or push-pull GPIO pin.                                                              |
| 4                     | SCK_M         | Open-drain clock signal output from the master I <sup>2</sup> C interface. This pin can be set as an open-drain or push-pull GPIO pin.                                                                                                |
| 5                     | SDA_M         | Open-drain data signal input / output for the master I <sup>2</sup> C interface. This pin can be set as an open-drain or push-pull GPIO pin.                                                                                          |
| 6                     | GPIO1/AIN1/RT | Open-drain/push-pull GPIO, analog input or input for external over-temperature protection (EOTP). An NTC is connected from this pin to GND for the EOTP.                                                                              |
| 7                     | GPIO2/AIN2    | Open-drain/push-pull GPIO or analog input. Connect this pin to GND if it is not used.                                                                                                                                                 |
| 8                     | GPIO4         | Open-drain/push-pull GPIO.                                                                                                                                                                                                            |
| 9                     | SDA_S/DM      | Open-drain data signal input / output for the slave I <sup>2</sup> C interface or USB D- data line input / output. This pin can be set as an open-drain GPIO or connected to USB D- terminal for special communication protocol.      |
| 10                    | SCK_S/DP      | Clock signal input for the slave $I^2C$ or USB D+ data line. It is set as an open-drain GPIO or connected to USB D+ for special communication protocol.                                                                               |
| 11                    | ALERT         | Open-drain Interrupt signal output. An external MCU can check the slave I <sup>2</sup> C registers to do emergency control when it receives a low-level signal from this pin. This pin can be set as an open-drain or push-pull GPIO. |
| 13                    | CSIP/VIN      | Positive input for input current sensing or voltage-sense input for input voltage of the converter.                                                                                                                                   |
| 14                    | CSIN          | Negative input for input current sensing.                                                                                                                                                                                             |
| 15, 17, 20, 26,<br>29 | NC            | No internal connection.                                                                                                                                                                                                               |
| 16                    | BOOT1         | Bootstrap capacitor connection node. Connect a 0.1µF ceramic capacitor from this pin and the PHASE1 pin to power the internal 1 <sup>st</sup> high-side gate driver.                                                                  |
| 18                    | UGATE1        | 1 <sup>st</sup> High-side gate driver output.                                                                                                                                                                                         |
| 19                    | PHASE1        | Negative power-rail pin of the 1 <sup>st</sup> high-side gate driver.                                                                                                                                                                 |
| 21                    | PGND          | Ground of the low-side gate drivers and one input pin of zero-current detection at the MOSFET controlled by LGATE1. Connect this pin to the source of the MOSFET.                                                                     |
| 22                    | LGATE1        | 1 <sup>st</sup> Low-side gate driver output.                                                                                                                                                                                          |
| 23                    | PVDD          | Bias voltage (5V typ.) supply for the low-side gate drivers. It is recommended to connect an external MLCC ( $1\mu F$ ) from this pin to PGND pin.                                                                                    |
| 24                    | LGATE2        | 2 <sup>nd</sup> Low-side gate driver output.                                                                                                                                                                                          |
| 25                    | BOOT2         | Bootstrap capacitor connection node. Connect a $0.1\mu F$ ceramic capacitor from this pin and the PHASE2 pin to power the internal $2^{nd}$ high-side gate driver.                                                                    |



| Pin No.             | Pin Name | Pin Function                                                                                                                                                                                                                                               |
|---------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27                  | UGATE2   | 2 <sup>nd</sup> High-side gate driver output.                                                                                                                                                                                                              |
| 28                  | PHASE2   | Negative power-rail pin of the 2 <sup>nd</sup> high-side gate driver.                                                                                                                                                                                      |
| 30                  | ZCD      | One input pin of zero-current detection (at the MOSFET controlled by LGATE1) and Output over-voltage protection input pin.                                                                                                                                 |
| 31                  | CSOP     | Positive input of an offset-cancelled current-sense amplifier to sense the output current for constant current regulation and also through an ADC to the MCU. Connect this pin to the positive terminal of output current-sense resistor via an RC filter. |
| 32                  | CSON     | Negative input of an offset-cancelled current-sense amplifier for output constant-current regulation and output current detection. Connect this pin to the negative terminal of output current-sense resistor via an RC filter.                            |
| 33                  | BLD      | Bleeder connection node. An output bleeder, comprising a pull-low NMOS, is built in to provide another path to discharge the output capacitor of the PWM converter. Connect this pin to the converter output through an external resistor.                 |
| 34                  | vo       | Input of feedback voltage from converter output. The voltage is monitored for output under-voltage protection.                                                                                                                                             |
| 35                  | GP       | Charge-pump gate diver output. It drives N-channel power MOSFET(s) to turn on / off the output power path.                                                                                                                                                 |
| 36                  | VBUS     | USB-C VBUS voltage input. The voltage at this pin is monitored for USB-C VBUS over-voltage protection with an 8-bit programmable threshold voltage.                                                                                                        |
| 37                  | COMPI    | Constant-current (CC) loop error amplifier output. Connect an external RC circuit between this pin and GND for the CC loop feedback compensation.                                                                                                          |
| 39                  | VDD      | IC bias voltage (5V typ.) input. It is recommended to connect this pin to a 5V system voltage via an RC filter of $1\mu F$ and $4.7\Omega$ .                                                                                                               |
| 40                  | GPIO3    | Open-drain / push-pull GPIO.                                                                                                                                                                                                                               |
| 41                  | COMPV    | Constant-voltage (CV) loop error amplifier output. Connect an external RC network between this pin and GND for constant-voltage (CV) loop feedback compensation.                                                                                           |
| 42                  | V2       | Internal 1.8V linear regulator output to supply power for internal circuitry. An MLCC ( $1\mu F$ typ. or greater) must be connected from this pin to ground.                                                                                               |
| 43                  | GNDCC    | Ground for Configuration Channel (CC) circuitry.                                                                                                                                                                                                           |
| 44                  | CC1      | Type-C connector Configuration Channel (CC) 1. Generally, this input/output pin is connected to USB Type-C connector CC1 terminal.                                                                                                                         |
| 45                  | CC2      | Type-C connector Configuration Channel (CC) 2. Generally, this input/output pin is connected to USB Type-C connector CC2 terminal.                                                                                                                         |
| 47                  | VCONN1   | Power output to supply USB plug power (V <sub>CONN</sub> ) through USB Type-C CC1 terminal. A MOSFET is built in to turn on/off the power path, from VCONN to VCONN1. This pin is connected to CC1 terminal via a Schottky diode.                          |
| 48                  | VCONN    | Power input for sourcing V <sub>CONN</sub> via the power path to VCONN1 or VCONN2. This pin is connected to a regulated 5V voltage source.                                                                                                                 |
| 49<br>(Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                                                                                |

4



# **Functional Block Diagram**





### **Operation**

The RTQ7880A-QT is a versatile USB Type-C Power Delivery (USB-C PD) and PWM Buck-Boost controller designed especially for applications as Providers. It's a highly integrated solution, comprising four main functional blocks: MCU System, PWM Buck-Boost Controller, Protections and CC1/2 Functions as depicted in the "Functional Block Diagram".

The MCU System embeds an ARM Cortex<sup>TM</sup>-M0 MCU, a multi-time programming (MTP) memory, a ROM, an SRAM, a 10-bit ADC (analog to digital converter), two I<sup>2</sup>C interfaces (slave and master) and GPIO (general purpose input or output) pins. The MCU System is programmed to perform power controls, customized functions, as a policy engine and a device policy manager. This MCU reports the operating status of PD operation, such as present input/ output voltage, output current and external temperature to an EC (embedded controller) or AP (application processor) and receives commands from the EC/AP, as a system policy manager, via the slave I<sup>2</sup>C interface. The GPIO pins can be used to control high-speed multiplexers or other customized functions.

The "PWM Buck-Boost controller" consists of an AnyVolt® constant-voltage (CV) control circuit (23.4mV/step, typ.), an AnyCurrent<sup>TM</sup> constant-current (CC) control circuit, an offset-cancelled output current-sense amplifier (23.5mA to 47mA/step, depending on the current-sense resistor), built-in gate drivers, one charge-pump gate driver and output bleeders (at BLD and VBUS pins). Generally, either the CV or the CC control circuit regulates the output voltage or current through peak-current mode PWM operation. Diode emulation function and pulse-skipping mode (PSM) are built in to improve power efficiency at light loads. The output current-sense amplifier (OCS-AMP) allows currentsense resistors as low as  $5m\Omega$  to  $15m\Omega$  for reducing power loss. Moreover the charge-pump driver adopts Nchannel MOSFETs for on/off control of output power-path, instead of P-channel MOSFETs having higher cost. In operation the output bleeders at BLD and VBUS pins can be turned on to discharge output voltage (V<sub>BUS</sub>) during the V<sub>BUS</sub> negative transition, in the hard reset process, or after the removal of the USB-C connector.

The PD Safe® power delivery operation consists of overvoltage protection (OVP) at the VBUS pin, under-voltage protection at the VO pin, output CC regulation and VCONN1/2 output current-limit function. With the PD Safe® feature, trip levels of the OVP and UVP can be set dynamically for each output voltage target. The CC regulation level is also adaptively programmed according to the current level in full load.

The "CC1/2 Functions" block consists of the physical layer, three selectable levels of the pull-up current sources Ip (instead of resistors Rp), a controllable pull-down resistor Rd and programmable V<sub>CONN</sub> power-path switches.

#### **Under-Voltage Lockout (UVLO)**

The RTQ7880A-QT UVLO function continuously monitors bias voltages at the VDD and V2 pins. When both of the supply voltages ( $V_{DD}$  and  $V_{V2}$ ) rise above the respective rising UVLO thresholds, the internal UVLO signals will go low to activate the MCU. In addition, the IC also monitors the bias voltage at the PVDD pin for UVLO function. Only when all of the UVLO signals go low, or the PWM Buck-Boost controller will not be activated; meanwhile the MCU or PWM controllers will be kept in the "Under-Voltage Lockout" state to prevent any undesirable operation.

#### Pulse-Skipping Mode (PSM) with Diode Emulation

When a switch-mode converter operates in light load condition, most power loss is caused by switching losses. To reduce switching loss in light load condition, the switching frequency needs to be reduced by entering the pulse-skipping mode (PSM) and the discontinuous conduction mode (DCM). In this operation, an internal compensation voltage  $V_{COMP}$  is compared by a PSM comparator, which has a programmable PSM threshold.

When the compensation voltage V<sub>COMP</sub> (which follows the voltage at COMPV, or COMPI pin) is above the PSM threshold, the converter works in normal fixed-frequency PWM mode. As long as the V<sub>COMP</sub> drops below the PSM threshold, the converter will enter the pulse-skipping mode to reduce switching frequency and thus diminish switching losses. The PSM threshold also defines the minimum

inductor peak current in PSM operation. Setting a larger PSM threshold will give a higher minimum peak current which in turn gives a lower switching frequency at light load for better light load efficiency at the cost of increased output voltage ripple. Conversely, a lower PSM threshold gives lower peak current and lower PSM ripple at the cost of worse light load efficiency.

A Diode Emulation Mode (DEM) is also a necessary function to avoid delivering energy from converter output to converter input during dynamic output voltage control. The DEM function is equipped with two zero-current detection (ZCD) circuits for the low-side and high-side MOSFETs respectively controlled by the LGATE1 and UGATE2 pins: The Source-to-Drain voltage (V<sub>SDB</sub>, detected via PGND and PHASE1 pins) of the low-side MOSFET is compared with a zero-current threshold  $(V_{TH\ ZCDB})$ . When the  $V_{SDB}$  drops below the  $V_{TH\ ZCDB}$ voltage, the RTQ7880A-QT turns off the low-side MOSFET thereby avoiding reverse inductor current. In DEM operation, the behavior of the low-side MOSFET resembles a diode. The second ZCD circuit compares the Sourceto-Drain voltage (V<sub>SDD</sub>, detected via PHASE2 and ZCD pins) of the high-side MOSFET with a zero-current threshold (V<sub>TH ZCDD</sub>) to achieve the DEM function.

#### **Cable Voltage Drop Compensation (CDC)**

In a power delivery system with both a Provider and a Consumer, the Provider with the RTQ7880A-QT AnyVolt® feature can slightly adjust its CV output voltage to compensate voltage drop across the USB cable. A PD controller of the Consumer can request higher VBUS voltage from the Provider through PD communication to achieve an accurate application voltage.

There is another method to implement the CDC function without PD communication. The RTQ7880A-QT can use the ADC to detect the output current-sense voltage (V<sub>CSO</sub>) between CSOP and CSON pins and adaptively add a proper output voltage offset (V<sub>CDC</sub>) to compensate the cable voltage drop. The output voltage offset (V<sub>CDC</sub>) is gradually added by adjusting the CV regulated output voltage (V<sub>REG\_VO</sub>) and is approximately proportional to the converter output current (I<sub>OUT</sub>). V<sub>CDC</sub> is approximately determined by the following equation :

V<sub>CDC</sub> = I<sub>OUT</sub> x R<sub>CABLE</sub>

#### where:

R<sub>CABLE</sub> is a preset value of parasitic resistance of USB cable.

#### **VBUS Over-Voltage Protection (VBUS OVP)**

In Figure 1, the VBUS OVP function is a hardware-based protection which monitors the voltage at the VBUS pin via a built-in resistor-divider. When the VBUS voltage exceeds its OVP threshold, the output of the OVP comparator goes high and starts the debounce time counting. At the end of the debounce time counting, the signal VBUS OVP goes high to turn off the PWM controller. The OVP trip voltage is programmable from 3V to 24.9V (8-bit, 97.66mV/step typ.) and its debounce time is also selectable to meet various application requirements.



Figure 1. Functional diagram of VBUS OVP and VO UVP

#### **VO Under-Voltage Protection (VO UVP)**

In Figure 1, the VO UVP function is a hardware-based protection which monitors the voltage at the VO pin via a built-in resistor-divider. When the VO voltage falls below its UVP threshold, the output of the UVP comparator goes high and starts the debounce time counting. At end of the debounce time, the signal VO UVP goes high to turn off PWM controller. The UVP trip voltage is programmable from 3V to 20V (8-bit, 93.75mV/step typ.) and its debounce time is also selectable to avoid false triggering and to meet various application requirements.

#### AnyCurrent<sup>™</sup> Constant-Current (CC) Regulation

It is noted that a robust system is very important in USB PD operations, the AnyCurrent<sup>TM</sup> CC regulation allows setting the most suitable CC level for a negotiated PD system.



The RTQ7880A-QT integrates a current-sense amplifier to sense output current for CC regulation and also through an ADC to the MCU for the output current to be recorded. The amplifier is embedded with offset cancellation function to accurately sense the current-sense voltage (i.e., V<sub>CS</sub> = output current x current-sense resistor) between the CSOP and CSON pins. The recommended current-sense voltage range for CC regulation is from 10mV to 60mV which is programmed by an internal 9-bit DAC (digital-to analog converter) with 0.1174mV/step resolution.

#### **Power-Path Gate Driver for Driving N-Channel MOSFETs**

The RTQ7880A-QT integrates a power-path gate driver to control external output blocking MOSFETs between the output of the PWM converter and the USB-C VBUS terminal. A built-in charge pump is included to supply the gate driver to turn on the external N-channel power MOSFETs, which allow power systems to be more costeffective, compared to the counterpart, P-channel power MOSFETs.

#### Power Output for USB Plug Power (V<sub>CONN</sub>)

In Figure 2, either one of the VCONN1 and VCONN2 pins is selected to power an external electrically marked (Emark) or active cable. Two internal MOSFETs, between VCONN to VCONN1 and VCONN2 pins, are used to control the VCONN power path to VCONN1 or to VCONN2. It is recommended to connect the VCONN1/2 pins to USB-C CC1/2 terminals via Schottky diodes (D1/2) to prevent reverse current. The input pin VCONN must be connected to an external 5V power source.

#### Online Firmware Update via Slave I<sup>2</sup>C Interface

The embedded MTP memory allows the RTQ7880A-QT's firmware to be updated by an EC (Embedded Controller) or AP (Application Processor) through the I<sup>2</sup>C slave interface. The RTQ7880A-QT provides some firmwareprogrammable design features, which greatly eases the design efforts during product development stage. End users are also allowed to update the firmware through internet to make software changes based on their needs.



Figure 2. Functional diagram of VCONN and CC1/2 functions



| Ab | solute | Maximum | Ratings | (Note 1) |
|----|--------|---------|---------|----------|
|----|--------|---------|---------|----------|

| Absolute Maximum Rutings (Note 1)                                             |                                        |
|-------------------------------------------------------------------------------|----------------------------------------|
| • V2 to GND                                                                   | 0.3V to 2.5V                           |
| • VDD, PVDD, VCONN to GND                                                     | –0.3V to 6.5V                          |
| COMPV, COMPI to GND                                                           | –0.3V to 6.5V                          |
| • VCONN1, VCONN2 to GND                                                       | 0.3V to V <sub>VCONN</sub> + 0.3V      |
| • VBUS, CSOP, CSON, VO, BLD, ZCD to GND                                       | –0.3V to 25V                           |
| CSOP to CSON Voltage                                                          | –5V to 5V                              |
| • GP to GND                                                                   | –0.3V to 33V                           |
| • CSIP/VIN, CSIN to GND                                                       | –0.3V to 40V                           |
| CSIP/VIN to CSIN Voltage                                                      | –5V to 5V                              |
| • I <sup>2</sup> C Pins (SCK_S/DP, SDA_S/DM, ALERT, SCK_M, SDA_M, IRQ) to GND | –0.3V to 6.5V                          |
| • GPIO Pins (GPIO1/AIN1/RT, GPIO2/AIN2, GPIO3, GPIO4) to GND                  | –0.3V to 6.5V                          |
| • CC1, CC2 to GND                                                             |                                        |
| • BOOT1/2 to PHASE1/2 (VBOOT-PHASE)                                           | –0.3V to 6.5V                          |
| • UGATE1/2 to PHASE1/2                                                        | 0.3V to V <sub>BOOT-PHASE</sub> + 0.3V |
| PHASE1 to GND (DC)                                                            | –0.3V to 40V                           |
| < 20ns                                                                        | –5V to 45V                             |
| PHASE2 to GND (DC)                                                            | –0.3V to 25V                           |
| < 20ns                                                                        | –5V to 30V                             |
| • LGATE1/2 to PGND                                                            | 0.3V to V <sub>PVDD</sub> + 0.3V       |
| PGND, GNDCC to GND                                                            | 0.3V to 0.3V                           |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul>   |                                        |
| WQFN-48L 6x6                                                                  | 3.73W                                  |
| Package Thermal Resistance (Note 2)                                           |                                        |
| WQFN-48L 6x6, $\theta_{JA}$                                                   | 26.8°C/W                               |
| WQFN-48L 6x6, $\theta_{JC}$                                                   | 1.3°C/W                                |
| Junction Temperature                                                          | 150°C                                  |
| Lead Temperature (Soldering, 10sec.)                                          | 260°C                                  |
| Storage Temperature Range                                                     | –65°C to 150°C                         |
| ESD Susceptibility (Note 3)                                                   |                                        |
| HBM (Human Body Model)                                                        | 2kV                                    |
|                                                                               |                                        |
| Recommended Operating Conditions (Note 4)                                     |                                        |
| PWM Converter Input Voltage, V <sub>IN</sub>                                  | 4V to 36V                              |
| PWM Converter Ouput Voltage, V <sub>OUT</sub>                                 | 3V to 22V                              |
| VDD Supply Voltage                                                            |                                        |
| PVDD Supply Voltage                                                           | 4.5V to 5.5V                           |
| Junction Temperature Range                                                    | –40°C to 125°C                         |
| Ambient Temperature Range                                                     | –40°C to 105°C                         |
| Minimum MTP Memory Write/Erase Cycles                                         | 100cycles                              |
| •                                                                             | •                                      |



# **Electrical Characteristics**

 $(V_{DD} = V_{PVDD} = V_{VCONN} = 5V, T_A = -40^{\circ}C$  to  $105^{\circ}C$ , unless otherwise specified)

| Parameter                                      | Symbol                 | Test Conditions                                                                 | Min      | Тур                  | Max                        | Unit     |
|------------------------------------------------|------------------------|---------------------------------------------------------------------------------|----------|----------------------|----------------------------|----------|
| Operating Currents and V2                      | Linear Regula          | ator                                                                            |          |                      |                            |          |
| VDD Normal Operating<br>Current                |                        |                                                                                 |          |                      |                            | mA       |
| VDD Operating Current in Green-Mode (GM)       | IGM_VDD                | PWM = on, MCU = off, GP = on, digital output pins = open                        | 1        | 5                    | 8                          | mA       |
| VDD Operating Current in Deep Green-Mode (DGM) | I <sub>DGM_VDD</sub>   | PWM = MCU = off, digital output pins = open                                     | 1        | 75                   | 450                        | μА       |
| V2 Output Voltage                              | VREGV2                 | I <sub>V2</sub> = 0A                                                            | 1.58     | 1.76                 | 1.94                       | V        |
| V2 Short-Circuit Current                       |                        |                                                                                 | 30       | 50                   | 80                         | mA       |
| PVDD Input Current in PWM Shutdown             |                        |                                                                                 |          |                      | 3                          | μА       |
| VCONN Input Current                            |                        | Resistor-divider and switches are off                                           |          |                      | 3                          | μА       |
| BOOT Input Current in PWM Shutdown             |                        | V <sub>BOOT</sub> = 4.5V                                                        |          |                      | 3                          | μА       |
| Under-Voltage Lockout (UV                      | LO), Over/Und          | der-Voltage Protection (OVP/U                                                   | IVP) and | d Max. On            | -Time Pro                  | otection |
| VDD UVLO Voltage<br>Threshold                  |                        | V <sub>DD</sub> rising                                                          | 3.8      | 4.0                  | 4.2                        | V        |
| VDD UVLO Voltage<br>Hysteresis                 |                        |                                                                                 |          | 0.25                 |                            | V        |
| V2 UVLO Voltage Threshold                      |                        | V <sub>V2</sub> rising                                                          |          | 1.4                  |                            | V        |
| V2 UVLO Voltage Hysteresis                     |                        |                                                                                 |          | 0.2                  |                            | V        |
| PVDD UVLO Threshold                            |                        | V <sub>PVDD</sub> rising                                                        | 3.8      | 4.0                  | 4.2                        | V        |
| PVDD UVLO Hysteresis                           |                        |                                                                                 |          | 0.2                  |                            | V        |
| CSIP/VIN UVP Threshold                         |                        | Enabled by firmware,<br>V <sub>CSIP/VIN</sub> rising                            | 2.7      | 2.9                  | 3.1                        | V        |
| CSIP/VIN UVP Hysteresis                        |                        |                                                                                 |          | 0.25                 |                            | V        |
| VBUS OVP Voltage<br>Threshold Range            | VTH_VBUSOV             | Programmable(8-bit),<br>97.66mV/step at V <sub>VBUS</sub> pin                   | 3.03     |                      | 24.90                      | V        |
| VBUS OVP Voltage<br>Threshold Accuracy         |                        | Setting of V <sub>TH_VBUSOV</sub> = 5.96V/24.0V, V <sub>VBUS</sub> rising       | -5       |                      | 5                          | %        |
| VBUS OVP Debounce Time                         | t <sub>DB_VBUSOV</sub> | Programmable, V <sub>VBUS</sub> rising                                          |          | 4.5<br>7<br>12<br>22 | 6.6<br>9.6<br>15.6<br>27.6 | μs       |
| VO UVP Voltage Threshold Range                 | VTH_VOUV               | Programmable (8-bit),<br>93.75mV/step (typ.)                                    | 3.00     |                      | 19.97                      | V        |
| VO UVP Voltage Threshold Accuracy              |                        | Nominal V <sub>TH</sub> _v <sub>OUV</sub> = 3.0V/15.0V, V <sub>VO</sub> falling | -5       |                      | 5                          | %        |



| Parameter                                         | Parameter Symbol Test Conditions |                                                        | Min                | Тур                       | Max                          | Unit |
|---------------------------------------------------|----------------------------------|--------------------------------------------------------|--------------------|---------------------------|------------------------------|------|
| VO UVP Debounce Time                              |                                  | V <sub>VO</sub> falling, programmable                  |                    | 8<br>10.5<br>15.5<br>25.5 | 13.6<br>16.6<br>22.6<br>34.6 | μS   |
| VO UVP Blanking Time<br>during Start-Up           |                                  | Programmable                                           | 4<br>8<br>16<br>32 | 5<br>10<br>20<br>40       | 6<br>12<br>24<br>48          | ms   |
| CC1/2 Voltage Detections,                         | BMC Transmit                     | ter/Receiver and VCONN Swit                            | tches              |                           |                              |      |
| CC1/2 Voltage Detection Range                     |                                  | Using the 10-bit ADC                                   | 0                  |                           | 2.7                          | V    |
| CC1/2 Voltage Detection<br>Accuracy               |                                  | Using the 10-bit ADC, V <sub>CC1/2</sub> = 0.1 to 2.7V | -40                |                           | 40                           | mV   |
| CC1/2 Pull-Up Current<br>Source – 1               | lp1                              | For default USB power                                  | 64                 | 80                        | 96                           | μΑ   |
| CC1/2 Pull-Up Current<br>Source – 2               | lp2                              | For 1.5A and 5V                                        | 165.6              | 180                       | 194.4                        | μΑ   |
| CC1/2 Pull-Up Current<br>Source – 3               | lp3                              | For 3.0A and 5V                                        | 303.6              | 330                       | 356.4                        | μΑ   |
| CC1/2 Pull-Down Resistor                          | Rd                               | Reserved                                               | 4.6                | 5.1                       | 5.6                          | kΩ   |
| CC1/2 Maximum Output<br>Voltage                   |                                  | CC1/2 = open                                           |                    | V <sub>DD</sub> -<br>0.7V |                              | V    |
| Transmitter High-Level<br>Output Voltage Range    |                                  |                                                        | 1.05               |                           | 1.2                          | V    |
| Transmitter Low-Level Output Voltage Range        |                                  |                                                        | 0                  |                           | 75                           | mV   |
| Receiver High-Level Input<br>Voltage Range        |                                  |                                                        | 0.67               |                           | 1.45                         | V    |
| Receiver Low-Level Input<br>Voltage Range         |                                  |                                                        | -0.25              |                           | 0.43                         | V    |
| Rising Time of the<br>Transmitter Output Voltage  |                                  | From 10% to 90%,<br>C <sub>L</sub> =200pF to 600pF     | 300                |                           |                              | ns   |
| Falling Time of the<br>Transmitter Output Voltage |                                  | From 90% to 10%,<br>C <sub>L</sub> =200pF to 600pF     | 300                |                           |                              | ns   |
| On-Resistance of<br>VCONN-to-VCONN1/2<br>MOSFET   |                                  |                                                        |                    | 0.4                       | 0.8                          | Ω    |
| VCONN1/2 Output Voltage<br>Accuracy               |                                  | Output current = 0 to 200mA                            | 4.70               | -                         |                              | V    |
| VCONN1/2 Current-Limit<br>Threshold               |                                  | VCONN1/2 = GND                                         | 350                | 500                       | 650                          | mA   |
| MCU Section                                       | !                                | •                                                      |                    |                           | ,                            |      |
| MCU Clock Frequency                               | f <sub>MCU</sub>                 |                                                        | 19.4               | 21.6                      | 23.8                         | MHz  |

Copyright ©2021 Richtek Technology Corporation. All rights reserved.



| Parameter                                                   | Symbol                     | Test Conditions                                                                                | Min                               | Тур                                           | Max                                     | Unit          |
|-------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------|-----------------------------------------|---------------|
| MCU Clock Frequency in<br>Deep Green-Mode                   | fMCU_DGM                   |                                                                                                |                                   | 80                                            |                                         | kHz           |
| Charge-Pump Gate Driver (GPIO1/2/3/4)                       | (GP), I <sup>2</sup> C Pin | s (SCK_S, SDA_S, ALERT, SC                                                                     | CK_M, S                           | DA_M, IF                                      | RQ) and C                               | SPIO Pins     |
| GP Pull-Low MOSFET<br>On-Resistance                         |                            |                                                                                                |                                   | 100                                           |                                         | Ω             |
| Maximum GP Voltage                                          |                            | $V_{VO}$ = 20V, R <sub>GP-to-GND</sub> = 50M $\Omega$                                          | V <sub>VO</sub> + V <sub>DD</sub> | V <sub>VO</sub> +<br>2xV <sub>DD</sub><br>-3V | V <sub>VO</sub> + 2xV <sub>DD</sub> -1V | V             |
| I <sup>2</sup> C/GPIO High-Level Input<br>Voltage Range     | VIH                        | For the pins configured as input pins                                                          | 1.5                               |                                               |                                         | V             |
| I <sup>2</sup> C/GPIO Low-Level Input<br>Voltage Range      | V <sub>IL</sub>            | For the pins configured as input pins                                                          |                                   |                                               | 0.4                                     | V             |
| I <sup>2</sup> C/GPIO High-Level Output<br>Voltage          | Vон                        | Sourcing current = 2mA, for<br>the pins configured as<br>push-pull output pins                 |                                   | V <sub>DD</sub><br>-0.8V                      |                                         | V             |
| I <sup>2</sup> C/GPIO Low-Level Output<br>Voltage           | V <sub>OL</sub>            | Sinking current = 2mA                                                                          |                                   |                                               | 0.3                                     | V             |
| I <sup>2</sup> C/GPIO Leakage Current                       |                            | Pin input voltage = 5V                                                                         |                                   |                                               | 1                                       | μΑ            |
| Internal DP-to-DM<br>On-Resistance                          | R <sub>ON_DPDM</sub>       |                                                                                                |                                   | 12                                            | 30                                      | Ω             |
| RT Current Source                                           |                            | V <sub>RT</sub> < 2.7V                                                                         | 92                                | 100                                           | 108                                     | μΑ            |
| PWM Controller – Programi                                   | nable Oscilla              | ator                                                                                           |                                   |                                               | •                                       |               |
| Oscillator Frequency Range                                  | fosc                       | Programmable                                                                                   | 200                               |                                               | 600                                     | kHz           |
| Oscillator Frequency<br>Accuracy                            |                            |                                                                                                | -10                               |                                               | 10                                      | %             |
| Maximum On-Time Range                                       | ton_max                    | Programmable                                                                                   | 0.32                              |                                               | 5.88                                    | μS            |
| PWM Controller – Constant                                   | -Voltage (CV)              | ) Control Loop                                                                                 |                                   |                                               |                                         |               |
| CV Regulated Voltage<br>Range at VO                         | VREG_VO                    | Programmable (10-bit), 23.438mV/step                                                           | 3.00                              |                                               | 23.98                                   | V             |
| Output Voltage Accuracy (at VO Pin)                         |                            | V <sub>OUT</sub> = 5V/9V/12V/15V/20V,<br>23.438mV/step                                         | -3                                |                                               | 3                                       | %             |
| Trans-Conductance of COMPV Amplifier                        | Gmv                        | I <sub>COMPV</sub> = ±20μA                                                                     | 330                               | 550                                           | 770                                     | μ <b>A</b> /V |
| COMPV Maximum Output<br>Voltage                             |                            | COMPV = open                                                                                   | 3.2                               | 3.5                                           |                                         | V             |
| PWM Controller – Constant                                   | -Current (CC               | Control Loop and Output Cu                                                                     | rrent-Se                          | nse Amp                                       | lifier (OC                              | S-AMP)        |
| CSON and CSOP Operating Voltage Range                       |                            |                                                                                                | 3                                 |                                               | 22                                      | V             |
| CC Regulated Voltage<br>Range between CSOP and<br>CSON Pins | V <sub>REF_CC</sub>        | Programmable (9-bit),<br>0.1174mV/step (typ.), V <sub>CSON</sub><br>and V <sub>CSOP</sub> > 3V | 10                                |                                               | 60                                      | mV            |



| Parameter                                                                       | Symbol                | Test Conditions                                     | Min      | Тур                      | Max   | Unit                 |
|---------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------|----------|--------------------------|-------|----------------------|
| CC Reference Voltage<br>Accuracy                                                |                       | Nominal V <sub>REF_CC</sub> = 20mV/60mV             | -3.0     |                          | 3.0   | mV                   |
| Trans-conductance of COMPI Amplifier                                            | Gmi                   | I <sub>COMPI</sub> = ±20μA 330 550                  |          | 770                      | μA/V  |                      |
| COMPI Maximum Output<br>Voltage                                                 |                       | COMPI = open                                        | 3.2      | 3.5                      |       | V                    |
| PWM Controller – Input Cur                                                      | rent Compar           | ison and Slope Compensation                         | ı        |                          |       |                      |
| Maximum Input<br>Current-Sense Voltage<br>Threshold Range                       | V <sub>TH_CSMAX</sub> | Programmable                                        |          |                          | 140   | mV                   |
| Maximum Input<br>Current-Sense Voltage<br>Threshold Accuracy                    |                       | V <sub>TH_CSMAX</sub> = 50mV, 100mV, 140mV          | -15      | 1                        | 15    | mV                   |
| Leading Edge Blanking<br>(LEB) Time of Input<br>Peak/Over-Current<br>Comparator | t <sub>LEBA</sub>     | From V <sub>UGATE1</sub> rising edge, programmable  |          | 100<br>150<br>200<br>250 |       | ns                   |
| LEB Time of Input<br>Peak/Over-Current<br>Comparator                            | t <sub>LEBC</sub>     | From V <sub>LGATE2</sub> rising edge, programmable  |          | 100<br>150<br>200<br>250 |       | ns                   |
| Voltage Rate Range of Slope Compensation                                        |                       | Programmable 0 92                                   |          | 92                       | mV/μs |                      |
| PWM Controller – Pulse-Ski                                                      | pping Mode            | (PSM) Operation with Zero-Cu                        | rrent De | etection (2              | ZCD)  |                      |
| PSM Voltage Threshold<br>Range at COMPV or COMPI<br>Pin                         | V <sub>TH_PSM</sub>   | Programmable                                        |          |                          | 1.969 | +V <sub>OFS1/2</sub> |
| MOS-D ZCD Voltage<br>Threshold between PHASE2<br>and ZCD pins                   | V <sub>TH_ZCDD</sub>  | To compare the PHASE2-to-ZCD voltage                |          | 4                        |       | mV                   |
| MOS-B ZCD Voltage<br>Threshold between PGND<br>and PHASE1 pins                  | V <sub>TH_ZCDB</sub>  | To compare the PGND-to-PHASE1 voltage               |          |                          |       | mV                   |
| MOS-D ZCD Leading-Edge<br>Blanking (LEB) Time                                   | t <sub>LEBD</sub>     | Programmable, from V <sub>UGATE2</sub> rising edge  |          |                          |       | ns                   |
| MOS-B ZCD LEB Time                                                              | tLEBB                 | Programmable, from V <sub>LGATE1</sub> rising edge  |          | 100<br>150<br>200<br>250 |       | ns                   |
| PWM Controller – Gate Driv                                                      | ers                   |                                                     |          |                          |       |                      |
| UGATE1/2 Pull-High<br>Resistance                                                |                       | VBOOT1/2-PHASE1/2 = 5V,<br>VBOOT1/2-UGATE1/2 = 0.1V |          | 1.7                      |       | Ω                    |
| UGATE1/2 Pull-Low<br>Resistance                                                 |                       | Vugate1/2-Phase1/2 = 0.1V                           |          | 0.8                      |       | Ω                    |



| Parameter                                | Symbol  | Test Conditions                                      | Min | Тур | Max | Unit |
|------------------------------------------|---------|------------------------------------------------------|-----|-----|-----|------|
| LGATE1/2 Pull-High<br>Resistance         |         | VPVDD-VLGATE1/2 = 0.1V                               | 1   | 1.7 |     | Ω    |
| LGATE1/2 Pull-Low<br>Resistance          |         | V <sub>LGATE1/2</sub> = 0.1V                         |     | 0.8 |     | Ω    |
| Dead-Time before<br>UGATE1/2 Rising Edge |         |                                                      |     | 20  |     | ns   |
| Dead-Time after UGATE1/2 Falling Edge    |         |                                                      |     | 20  |     | ns   |
| PWM Controller – Output B                | leeders |                                                      |     |     |     |      |
| On-Resistance of BLD<br>Pull-Low MOSFET  |         | Pull-low NMOS is on, sinking I <sub>BLD</sub> = 10mA |     | 8   | 16  | Ω    |
| BLD Leakage Current                      |         | V <sub>BLD</sub> = 20V, pull-low NMOS is off         | -   |     | 1   | μΑ   |
| VBUS Pull-Low Resistor                   |         | Pull-low NMOS is on                                  |     | 1.1 | 1.5 | kΩ   |

- Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effectivethermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{\text{JC}}$  is measured at the exposed pad of the package. The copper area is 70mm<sup>2</sup> connected with IC exposed pad.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**

(1) Provider Circuit with Buck-Boost Converter for Desktop PC, TV and Monitor Applications





#### (2) Provider Circuit with Buck-Boost Converter for USB Car Charger Applications





# **Typical Operating Characteristic**

























### **Application Information**

#### **Calculating Output Discharge Time**

Figure 3 shows the functional block diagram of two built-in output bleeders at VBUS and BLD pins. The VBUS bleeder consists of an internal resistor (1.1k $\Omega$  typ.) and a pull-low MOSFET (Q<sub>BLD2</sub>) for discharging the capacitors at VBUS side; the BLD bleeder consists of an external resistor (R<sub>BLD\_EXT</sub>) and a pull-low MOSFET (Q<sub>BLD1</sub>) for discharging the capacitors at the output of the PWM converter. If the blocking MOSFETs (Q1A and Q1B) are on during discharging, the BLD bleeder with larger current capability dominates the discharge time. If the blocking MOSFETs are off, the discharge time (t<sub>DIS\_CVBUS</sub>) of the capacitor connected to the VBUS pin is determined by the following equation :

$$t_{\text{DIS\_CVBUS}} = R_{\text{BLD\_INT}} \times C_{\text{VBUS}} \times \text{In} \left( \frac{V_{\text{BUS\_INI}}}{V_{\text{BUS\_FINAL}}} \right)$$

#### where:

- R<sub>BLD\_INT</sub> is total internal resistance during on-state of the internal MOSFET Q<sub>BLD2</sub>.
- ▶ C<sub>VBUS</sub> is the total capacitance, coupled to the VBUS pin.
- ▶ V<sub>BUS INI</sub> is the initial bus voltage before the discharging.
- V<sub>BUS\_FINAL</sub> is the final bus voltage at end of the discharging.



Figure 3. Functional diagram of the output bleeders

Similar to the operation of the VBUS bleeder, the discharge time ( $t_{\text{DIS\_COUT}}$ ) of the capacitor connected to the output of the PWM converter is determined by the following equation :

$$t_{\text{DIS\_COUT}} = \left(R_{\text{BLD\_EXT}} + R_{\text{ON1}}\right) \times C_{\text{OUT}} \times ln\left(\frac{V_{\text{OUT\_INI}}}{V_{\text{OUT\_FINAL}}}\right)$$

#### where:

- ▶ R<sub>BLD</sub> EXT is resistance of the external resistor.
- ▶ R<sub>ON1</sub> is on-resistance of the internal MOSFET Q<sub>BLD1</sub>.
- C<sub>OUT</sub> is the total capacitance connected to the output of the PWM converter.
- V<sub>OUT\_INI</sub> is the initial voltage of the PWM converter output before discharging.
- V<sub>OUT\_FINAL</sub> is the final voltage of the PWM converter output at end of discharging.



Figure 4. Functional diagram of the power-path control

# Using Charge-Pump Gate Driver for Power-Path On/Off Control

Figure 4 shows the application schematic of a power-path on/off control. In this schematic, two N-channel MOSFETs of low on-resistance driven by a built-in gate driver, supplied by the charge pump, are employed to turn on or off the power-path between the PWM converter output and the USB-C VBUS terminal. If the internal control signal "ON" goes high, the GP voltage ( $V_{GP}$ ) will be pulled high to turn on the power MOSFETs (Q1A and Q1B) and connect the

power-path. If "ON" goes low, V<sub>GP</sub> will be pulled low by a built-in MOSFET to disconnect the power-path.

Two power inputs (VO and VDD) are needed for the charge pump, and the VO pin must be connected the PWM converter output to ensure the power MOSFETs can be turned on successfully.

An optional MLCC capacitor ( $C_{\mathsf{GP}}$ ) can be used to reduce the V<sub>GP</sub> rising rate and surge current in the power path as the power MOSFETs being switched on. When the power MOSFETs being switched off, the parasitic inductor and capacitors, C1 or C2, on the power path may cause voltage ringing at the drain of the Q1A or Q1B. An optional gate resistor (R<sub>GP</sub>) can be added to reduce the falling rate of the power-path current and prevent voltage spikes. A  $1\mu F$ MLCC capacitor (C<sub>MID</sub>) between the source terminals to ground is necessary in order to prevent oscillation due to such dual-MOSFET connection.

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature;  $T_A$  is the ambient temperature; and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-48L 6x6 package, the thermal resistance,  $\theta_{JA}$ , is 26.8°C/W on a standard JEDEC 51-7 high effective-thermalconductivity four-layer test board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (26.8^{\circ}C/W) = 3.73W$  for a WQFN-48L 6x6 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed T<sub>J(MAX)</sub> and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 5 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 5. Derating Curve of Maximum Power Dissipation

#### **Layout Considerations**

- Connect the IC GND pin and the exposed pad to a ground plane (IC-ground), and then connect the IC-ground to the USB GND terminals via a low-impedance path. The exposed pad is also used to dissipate the heat into PCB.
- ▶ Connect the decoupling MLCCs near the pins of VCONN, VDD, V2, PVDD and VBUS. Connect the MLCCs to the pins and IC-ground via low impedance paths.
- ➤ Connect the decoupling MLCC from the BOOT1/2 pin to the PHASE1/2 pin via a short and low-impedance path.
- Connect the PGND and PHASE1 pins respectively to the Source and the Drain of low-side power MOSFET (controlled by LGATE1) via dedicated and low-impedance paths.
- Connect the PHASE2 and ZCD pins respectively to the Source and the Drain of high-side power MOSFET (controlled by UGATE2) via a dedicated and lowimpedance paths.

21



- Connect the GNDCC pin to GND terminals of the USB Type-C connector via dedicated and low-impedance path.
- Connect the capacitor (between the CSOP and CSON pins) close to these pins. The paths of CSOP and CSON must be directly connected to the terminals of currentsense resistor (R<sub>CSO</sub>) using Kelvin connections as shown in the layout shown in Figure 6.



Figure 6. Kelvin connections for the R<sub>CSO</sub>

- Figure 7 is a recommended placement of the PWM Buck-Boost power-stage. Two critical current-loop paths "from  $C_{IN1} \rightarrow R_{CSI} \rightarrow Q_A \rightarrow Q_B$  to  $C_{IN1}$ " and "from  $C_{O1} \rightarrow$  $Q_D \rightarrow Q_C$  to  $C_{O1}$ " must be as short as possible to minimize the switching noise at CSIP/VIN, CSIN, PHASE1, PHASE2 and ZCD pins. The shorter paths also help to reduce radiated EMI. It is necessary to use an MLCC (10µF/50V, X5R/X7R) for the input capacitor  $(C_{IN1})$  and output capacitor  $(C_{O1})$ . For reducing the input and output voltage ripples during heavy load operation, it is recommended to add more MLCCs or solid input and output capacitors. Moreover, to improve heat dissipation, one needs to increase the PCB areas for Drains of high-side and low-side MOSFETs.
- ▶ Place the CV/CC loop compensation networks near the COMPV/COMPI pins and the IC-ground.



Figure 7. Recommended PCB layout of the power stage

- To prevent the switching noises, separate the following signals from the switching nodes and the switchingcurrent paths connected with PHASE pin:
  - · Input and output current-sense signals;
  - CC1 and CC2 signals;
  - CV-loop feedback signal;
  - CV and CC compensation networks.
- > For improving ESD immunity, connect MLCCs close to the GND and VBUS terminals of the USB Type-C connector. Connect the capacitors to the USB VBUS and GND terminals through the low-impedance paths.



Figure 8. Connections for manual firmware updates

#### **Manual Firmware Update**

During product development stage, users might need to download or update the RTQ7880A-QT firmware. This can be done by adding a 5-pin connector (CON1) or five test pads on PCBs for updating the RTQ7880A-QT firmware manually as shown in Figure 8. This connector is then connected to a "Firmware update fixture" by a 5-pin cable. The fixture is also connected to a PC via a Micro USB cable and acts as a bridge between the RTQ7880A-QT and the PC. With this setup, users can download firmware to the RTQ7880A-QT by using the RTQ7880A-QT graphic user interface (GUI) installed in the PC. During the firmware update process, the fixture can supply current (up to 40mA) to the RTQ7880A-QT and the system 5V via the 5V\_OUT pin of the 5-pin cable.

If the power from the fixture is enough to power the RTQ7880A-QT and the system 5V, it is not necessary to use the auxiliary input voltage for the system 5V. On the other hand, if the system 5V consumes more current than the fixture capability, one needs to use an auxiliary input voltage.



# **Outline Dimension**



Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol |            | Dimensions I | n Millimeters | Dimensions In Inches |       |  |  |
|--------|------------|--------------|---------------|----------------------|-------|--|--|
|        |            | Min          | Max           | Min                  | Max   |  |  |
| ,      | A          | 0.700        | 0.800         | 0.028                | 0.031 |  |  |
| F      | <b>\</b> 1 | 0.000        | 0.050         | 0.000                | 0.002 |  |  |
| F      | <b>\</b> 3 | 0.175        | 0.250         | 0.007                | 0.010 |  |  |
|        | b          | 0.150        | 0.250         | 0.006                | 0.010 |  |  |
| D      |            | 5.950        | 6.050         | 0.234                | 0.238 |  |  |
|        | Option 1   | 4.250        | 4.350         | 0.167                | 0.171 |  |  |
| D2     | Option 2   | 4.350        | 4.450         | 0.171                | 0.175 |  |  |
|        | Option 3   | 4.650        | 4.750         | 0.183                | 0.187 |  |  |
|        | E          | 5.950        | 6.050         | 0.234                | 0.238 |  |  |
|        | Option 1   | 4.250        | 4.350         | 0.167                | 0.171 |  |  |
| E2     | Option 2   | 4.350        | 4.450         | 0.171                | 0.175 |  |  |
|        | Option 3   | 4.650        | 4.750         | 0.183                | 0.187 |  |  |
|        | е          | 0.4          | 00            | 0.0                  | 116   |  |  |
|        | L          | 0.350        | 0.450         | 0.014                | 0.018 |  |  |

W-Type 48L QFN 6x6 Package



# **Footprint Information**



| Package          |         | Number of |      | Footprint Dimension (mm) |      |      |      |      |      |      | Tolerance |           |
|------------------|---------|-----------|------|--------------------------|------|------|------|------|------|------|-----------|-----------|
|                  |         | Pin       | Р    | Ax                       | Ay   | Вх   | Ву   | С    | D    | Sx   | Sy        | Tolerance |
|                  | Option1 |           |      |                          |      |      |      |      |      | 4.40 | 4.40      |           |
| V/W/U/XQFN6x6-48 | Option2 | 48        | 0.40 | 6.80                     | 6.80 | 5.10 | 5.10 | 0.85 | 0.20 | 4.50 | 4.50      | ±0.05     |
|                  | Option3 |           |      |                          |      |      |      |      |      | 4.70 | 4.70      |           |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.